Three-dimensional (3D) semiconductor memory device

    公开(公告)号:US11521981B2

    公开(公告)日:2022-12-06

    申请号:US17095821

    申请日:2020-11-12

    Abstract: A 3D semiconductor memory device includes a peripheral circuit structure including a first row decoder region, a second row decoder region, and a control circuit region between the first and second row decoder regions, a first electrode structure and a second electrode structure on the peripheral circuit structure, spaced apart in a first direction, and each including stacked electrodes, a mold structure on the peripheral circuit structure between the first and second electrode structures and including stacked sacrificial layers, vertical channel structures penetrating the first and second electrode structures, a separation insulating pattern provided between the first electrode structure and the mold structure and penetrating the mold structure, and a separation structure intersecting the first electrode structure in the first direction and extending to the separation insulating pattern, wherein a maximum width of the separation insulating pattern in a second direction is greater than a maximum width of the separation structure in the second direction.

    Semiconductor device
    22.
    发明授权

    公开(公告)号:US11450681B2

    公开(公告)日:2022-09-20

    申请号:US16844234

    申请日:2020-04-09

    Abstract: A semiconductor device includes a first stack group having first interlayer insulating layers and first gate layers, alternately and repeatedly stacked on a substrate and a second stack group comprising second interlayer insulating layers and second gate layers, alternately and repeatedly stacked on the first stack group. Separation structures pass through the first and second stack groups and include a first separation region and a second separation region. A vertical structure passes through the first and second stack groups and includes a first vertical region and a second vertical region. A conductive line is electrically connected to the vertical structure on the second stack group. A distance between an upper end of the first vertical region and an upper surface of the substrate is greater than a distance between an upper end of the first separation region and an upper surface of the substrate.

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20220149060A1

    公开(公告)日:2022-05-12

    申请号:US17362903

    申请日:2021-06-29

    Abstract: A semiconductor device includes a substrate that includes a first active region, a second active region, and an isolation region. An isolation layer pattern fills a trench in the substrate. A first gate insulation layer pattern and a first gate, electrode structure are formed on the first active region. A second gate insulation layer pattern and second gate electrode structure are formed on the second active region. The first gate electrode structure includes a first polysilicon pattern, a second polysilicon pattern, and a first metal pattern. The second gate electrode structure includes a third polysilicon pattern, a fourth polysilicon pattern, and a second metal pattern. An upper surface of the isolation layer pattern is higher than upper surfaces of each of the first and third polysilicon patterns. A sidewall of each of the first and third polysilicon patterns contacts sidewalls of the isolation layer pattern.

    SEMICONDUCTOR DEVICE AND ELECTRONIC SYSTEM INCLUDING THE SAME

    公开(公告)号:US20250008737A1

    公开(公告)日:2025-01-02

    申请号:US18882427

    申请日:2024-09-11

    Abstract: A semiconductor device includes a lower structure including a peripheral circuit; a stack structure on the lower structure, extending from a memory cell array region to a stepped region, and including a gate stacked region, and an insulator stacked regions arranged in the stepped region in a first direction; a capping insulating structure on the stack structure; and separation structures passing through the gate stacked region. The stack structure includes interlayer insulating layers and horizontal layers, alternately and repeatedly stacked, the horizontal layers include gate horizontal layers and insulating horizontal layers, the gate stacked region includes the gate horizontal layers, each of the insulator stacked regions includes the insulating horizontal layers, in the stepped region, the stack structure includes a first stepped region, a connection stepped region, and a second stepped region.

    Three-dimensional semiconductor memory devices, methods of manufacturing the same, and electronic systems including the same

    公开(公告)号:US12167598B2

    公开(公告)日:2024-12-10

    申请号:US17703130

    申请日:2022-03-24

    Abstract: Disclosed are three-dimensional semiconductor memory devices, methods of manufacturing the same, and electronic systems including the same. The device includes a peripheral circuit structure on a substrate, and a cell array structure including a stack structure that includes gate electrodes on the peripheral circuit structure, a first source conductive pattern on the stack structure, and vertical channel structures in vertical channel holes that penetrate the stack structure and the first source conductive pattern. The vertical channel structure includes a data storage pattern on a sidewall of the vertical channel hole, a vertical semiconductor pattern on the data storage pattern, and a second source conductive pattern on the vertical semiconductor pattern and surrounded by the data storage pattern. A thickness of the data storage pattern between the first source conductive pattern and the second source conductive pattern is greater than it is between the stack structure and the vertical semiconductor pattern.

    MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20240306389A1

    公开(公告)日:2024-09-12

    申请号:US18591486

    申请日:2024-02-29

    Abstract: A memory device includes a first bit line pad and a second bit line pad on a substrate and separated from each other in a first horizontal direction, a plurality of horizontal channel areas extending parallel in the first horizontal direction between the first bit line pad and the second bit line pad, and alternately connected to the first bit line pad and the second bit line pad at first end portions of the plurality of horizontal channel areas, a plurality of common source plugs connected to the second end portions of the plurality of horizontal channel areas opposite to the first end portions, and a plurality of gate plugs extending in a vertical direction and disposed between the plurality of horizontal channel areas, and respectively having end portions in a second horizontal direction perpendicular to the first horizontal direction in contact with the plurality of horizontal channel areas.

Patent Agency Ranking