-
41.
公开(公告)号:US20190043890A1
公开(公告)日:2019-02-07
申请号:US16158039
申请日:2018-10-11
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L27/11582 , H01L23/528 , H01L23/532 , H01L27/1157
CPC classification number: H01L27/11582 , H01L23/528 , H01L23/53257 , H01L27/1157
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
公开(公告)号:US10157933B2
公开(公告)日:2018-12-18
申请号:US15133119
申请日:2016-04-19
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L29/792 , H01L27/11582 , H01L23/528 , H01L23/532
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
公开(公告)号:US20180358378A1
公开(公告)日:2018-12-13
申请号:US16107294
申请日:2018-08-21
Applicant: Micron Technology, Inc.
Inventor: Jie Li , James Mathew , Kunal Shrotri , Luan C. Tran , Gordon A. Haller , Yangda Zhang , Hongpeng Yu , Minsoo Lee
IPC: H01L27/11582 , H01L27/1157 , H01L27/11556 , H01L27/11524
CPC classification number: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H05K999/99
Abstract: Some embodiments include an integrated structure having a first opening extending through a stack of alternating insulative levels and conductive levels. A nitride structure is within the first opening and narrows the first opening to form a second opening. Detectable oxide is between the nitride structure and one or more of the conductive levels. Some embodiments include an integrated structure having a conductive material, a select device gate material over the conductive material, and vertically-stacked conductive levels over the select device gate material. A first opening extends through the vertically-stacked levels to the conductive material and has opposing sidewalls along a cross-section. Nitride liners are along the sidewalls of the first opening. Detectable oxide is between at least one of the nitride liners and one or more of the vertically-stacked conductive levels. Some embodiments include methods for forming integrated structures.
-
公开(公告)号:US10121799B2
公开(公告)日:2018-11-06
申请号:US15851532
申请日:2017-12-21
Applicant: Micron Technology, Inc.
Inventor: Fei Wang , Tom J. John , Kunal Shrotri , Anish A. Khandekar , Aaron R. Wilson , John D. Hopkins , Derek F. Lundberg
IPC: H01L27/11582 , H01L21/033 , H01L21/311 , H01L29/788 , H01L27/11556
Abstract: A method comprises forming material to be etched over a substrate. An etch mask comprising a silicon nitride-comprising region is formed elevationally over the material. The etch mask comprises an elevationally-extending mask opening in the silicon nitride-comprising region that has a minimum horizontal open dimension that is greater in an elevationally-innermost portion of the region than in an elevationally-outermost portion of the region. The elevationally-outermost portion has a greater etch rate in at least one of HF and H3PO4 than does the elevationally-innermost portion. The etch mask is used as a mask while etching an elevationally-extending mask opening into the material. The silicon nitride-comprising region is exposed to at least one of HF and H3PO4 to increase the minimum horizontal open dimension in the elevationally-outermost portion to a greater degree than increase, if any, in the minimum horizontal open dimension in the elevationally-innermost portion. Other aspects and embodiments, including structure independent of method of manufacture, are disclosed.
-
公开(公告)号:US20170365617A1
公开(公告)日:2017-12-21
申请号:US15679727
申请日:2017-08-17
Applicant: Micron Technology, Inc.
Inventor: Jie Li , James Mathew , Kunal Shrotri , Luan C. Tran , Gordon A. Haller , Yangda Zhang , Hongpeng Yu , Minsoo Lee
IPC: H01L27/11582 , H01L27/11556 , H01L29/51
CPC classification number: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157
Abstract: Some embodiments include an integrated structure having a first opening extending through a stack of alternating insulative levels and conductive levels. A nitride structure is within the first opening and narrows the first opening to form a second opening. Detectable oxide is between the nitride structure and one or more of the conductive levels. Some embodiments include an integrated structure having a conductive material, a select device gate material over the conductive material, and vertically-stacked conductive levels over the select device gate material. A first opening extends through the vertically-stacked levels to the conductive material and has opposing sidewalls along a cross-section. Nitride liners are along the sidewalls of the first opening. Detectable oxide is between at least one of the nitride liners and one or more of the vertically-stacked conductive levels. Some embodiments include methods for forming integrated structures.
-
公开(公告)号:US20250159944A1
公开(公告)日:2025-05-15
申请号:US19022308
申请日:2025-01-15
Applicant: Micron Technology, Inc.
Inventor: Christopher J. Larsen , David A. Daycock , Kunal Shrotri
IPC: H10D30/68 , H01L21/02 , H01L21/308 , H01L21/3213 , H10B41/00 , H10B41/30 , H10B41/60 , H10D62/10 , H10D64/01
Abstract: Methods of forming semiconductor devices, memory cells, and arrays of memory cells include forming a liner on a conductive material and exposing the liner to a radical oxidation process to densify the liner. The densified liner may protect the conductive material from substantial degradation or damage during a subsequent patterning process. A semiconductor device structure, according to embodiments of the disclosure, includes features extending from a substrate and spaced by a trench exposing a portion of a substrate. A liner is disposed on sidewalls of a region of at least one conductive material in each feature. A semiconductor device, according to embodiments of the disclosure, includes memory cells, each comprising a control gate region and a capping region with substantially aligning sidewalls and a charge structure under the control gate region.
-
47.
公开(公告)号:US12063778B2
公开(公告)日:2024-08-13
申请号:US17661781
申请日:2022-05-03
Applicant: Micron Technology, Inc.
Inventor: Jivaan Kishore Jhothiraman , Kunal Shrotri , Matthew J. King
CPC classification number: H10B41/27 , H01L21/76801 , H10B41/10 , H10B41/35 , H10B41/50 , H10B43/10 , H10B43/27 , H10B43/35
Abstract: A microelectronic device comprises a stack structure comprising a stack structure comprising alternating conductive structures and insulating structures arranged in tiers, each of the tiers individually comprising one of the conductive structures and one of the insulating structures, staircase structures within the stack structure and having steps comprising edges of the tiers, and a doped dielectric material adjacent the steps of the staircase structures and comprising silicon dioxide doped with one or more of boron, phosphorus, carbon, and fluorine, the doped dielectric material having a greater ratio of Si—O—Si bonds to water than borophosphosilicate glass. Related methods of forming a microelectronic device and related electronic systems are also disclosed.
-
48.
公开(公告)号:US20220271051A1
公开(公告)日:2022-08-25
申请号:US17661781
申请日:2022-05-03
Applicant: Micron Technology, Inc.
Inventor: Jivaan Kishore Jhothiraman , Kunal Shrotri , Matthew J. King
IPC: H01L27/11556 , H01L27/11519 , H01L27/11582 , H01L27/11565 , H01L27/1157 , H01L27/11524 , H01L21/768 , H01L27/11548
Abstract: A microelectronic device comprises a stack structure comprising a stack structure comprising alternating conductive structures and insulating structures arranged in tiers, each of the tiers individually comprising one of the conductive structures and one of the insulating structures, staircase structures within the stack structure and having steps comprising edges of the tiers, and a doped dielectric material adjacent the steps of the staircase structures and comprising silicon dioxide doped with one or more of boron, phosphorus, carbon, and fluorine, the doped dielectric material having a greater ratio of Si—O—Si bonds to water than borophosphosilicate glass. Related methods of forming a microelectronic device and related electronic systems are also disclosed.
-
49.
公开(公告)号:US11411013B2
公开(公告)日:2022-08-09
申请号:US16737777
申请日:2020-01-08
Applicant: Micron Technology, Inc.
Inventor: Jivaan Kishore Jhothiraman , Kunal Shrotri , Matthew J. King
IPC: H01L27/11548 , H01L27/11556 , H01L27/11519 , H01L27/11582 , H01L27/11565 , H01L27/1157 , H01L27/11524
Abstract: A microelectronic device comprises a stack structure comprising a stack structure comprising alternating conductive structures and insulating structures arranged in tiers, each of the tiers individually comprising one of the conductive structures and one of the insulating structures, staircase structures within the stack structure and having steps comprising edges of the tiers, and a doped dielectric material adjacent the steps of the staircase structures and comprising silicon dioxide doped with one or more of boron, phosphorus, carbon, and fluorine, the doped dielectric material having a greater ratio of Si—O—Si bonds to water than borophosphosilicate glass. Related methods of forming a microelectronic device and related electronic systems are also disclosed.
-
公开(公告)号:US20210391352A1
公开(公告)日:2021-12-16
申请号:US16902897
申请日:2020-06-16
Applicant: Micron Technology, Inc
Inventor: Ramey M. Abdelrahaman , Jeslin J. Wu , Chandra Tiwari , Kunal Shrotri , Swapnil Lengade
IPC: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L21/02 , H01L21/3115 , H01L21/311
Abstract: Some embodiments include an integrated assembly having a vertical stack of alternating insulative levels and conductive levels. The insulative levels have a same primary composition as one another. At least one of the insulative levels is compositionally different relative to others of the insulative levels due to said at least one of the insulative levels including dopant dispersed within the primary composition. An opening extends vertically through the stack. Some embodiments include methods of forming integrated assemblies.
-
-
-
-
-
-
-
-
-