PROTECTING, OXIDIZING, AND ETCHING OF MATERIAL LINES FOR USE IN INCREASING OR DECREASING CRITICAL DIMENSIONS OF HARD MASK LINES

    公开(公告)号:US20170294308A1

    公开(公告)日:2017-10-12

    申请号:US15093292

    申请日:2016-04-07

    Abstract: A method includes, for example, a starting semiconductor structure comprising a plurality of material lines disposed over a hard mask, and the hard mask disposed over a patternable layer, forming a first protective layer over some of the plurality of material lines, the protected material lines and the unprotected material lines having a same corresponding first critical dimension, oxidizing the unprotected material lines so that the oxidized unprotected material lines have an increased second critical dimension greater than the first critical dimension, removing the first protective layer, forming a second protective layer over some of the plurality of protected material lines having the first critical dimension and some of the oxidized material lines having the second critical dimension, and oxidizing the unprotected material lines so that the oxidized unprotected material lines have an increased third critical dimension greater than the first critical dimension.

    METHODS FOR FABRICATING PROGRAMMABLE DEVICES AND RELATED STRUCTURES
    57.
    发明申请
    METHODS FOR FABRICATING PROGRAMMABLE DEVICES AND RELATED STRUCTURES 有权
    用于制作可编程器件和相关结构的方法

    公开(公告)号:US20170062442A1

    公开(公告)日:2017-03-02

    申请号:US14842345

    申请日:2015-09-01

    Abstract: Methods and structures for programmable device fabrication are provided. The methods for fabricating a programmable device include, for example forming at least one via opening in a layer of the programmable device and providing a catalyzing material over a lower surface of the at least one via opening; forming a plurality of nanowires or nanotubes in the at least one via opening using the catalyzing material as a catalyst for the forming of the plurality of nanowires or nanotubes; and providing a dielectric material in the at least one via opening so that the dielectric material surrounds the plurality of nanowires or nanotubes. The programmable device may, in subsequent or separate programming steps, have programming of the programmable device made permanent via thermal oxidation of the dielectric material and the plurality of nanowires or nanotubes, leaving a non-conducting material behind in the at least one via opening.

    Abstract translation: 提供了可编程器件制造的方法和结构。 制造可编程装置的方法包括例如在可编程装置的层中形成至少一个通孔,并在至少一个通孔开口的下表面上提供催化材料; 在所述至少一个通孔开口中使用所述催化材料形成多个纳米线或纳米管作为用于形成所述多个纳米线或纳米管的催化剂; 以及在所述至少一个通孔开口中提供介电材料,使得所述电介质材料包围所述多个纳米线或纳米管。 可编程设备在随后或单独的编程步骤中可以通过介电材料和多个纳米线或纳米管的热氧化使可编程器件的编程永久化,在至少一个通孔开口之后留下非导电材料。

    FABRICATING TRANSISTORS HAVING RESURFACED SOURCE/DRAIN REGIONS WITH STRESSED PORTIONS
    58.
    发明申请
    FABRICATING TRANSISTORS HAVING RESURFACED SOURCE/DRAIN REGIONS WITH STRESSED PORTIONS 有权
    具有受压部分的再生源/排水区的制造晶体管

    公开(公告)号:US20160225852A1

    公开(公告)日:2016-08-04

    申请号:US14609504

    申请日:2015-01-30

    Abstract: Methods are providing for fabricating transistors having at least one source region or drain region with a stressed portion. The methods include: forming, within a cavity of a substrate structure, the at least one source region or drain region with the internal stress; and resurfacing the at least one source region or drain region to reduce surface defects of the at least one source region or drain region without relaxing the stressed portion thereof. For instance, the resurfacing can include melting an upper portion of the at least one source region or drain region. In addition, the resurfacing can include re-crystallizing an upper portion of the at least one source region or drain region, and/or providing the at least one source region or drain region with at least one {111} surface.

    Abstract translation: 提供制造具有至少一个具有应力部分的源极区或漏极区的晶体管的方法。 所述方法包括:在衬底结构的空腔内形成具有内部应力的至少一个源极区域或漏极区域; 以及重新铺展所述至少一个源极区域或漏极区域以减少所述至少一个源极区域或漏极区域的表面缺陷,而不放松其应力部分。 例如,表面重排可以包括熔化至少一个源区或漏区的上部。 另外,重新表面可以包括重新结晶至少一个源区或漏区的上部,和/或向至少一个源区或漏区提供至少一个{111}表面。

    METHOD OF IMPROVED CA/CB CONTACT AND DEVICE THEREOF
    60.
    发明申请
    METHOD OF IMPROVED CA/CB CONTACT AND DEVICE THEREOF 审中-公开
    改进CA / CB接触的方法及其装置

    公开(公告)号:US20160126336A1

    公开(公告)日:2016-05-05

    申请号:US14527250

    申请日:2014-10-29

    Abstract: Processes for forming merged CA/CB constructs and the resulting devices are disclosed. Embodiments include providing a replacement metal gate (RMG) between first and second sidewall spacers surrounded by an insulator on a substrate, the RMG having a dielectric layer directly on the first and second sidewall spacers and having metal on the dielectric layer; providing an oxide layer over the insulator, the first and second sidewall spacers, and the RMG; forming a source/drain contact hole through the oxide layer and the insulator, adjacent to the first sidewall spacer; forming a gate contact hole through the oxide layer over the source/drain contact hole and extending to the metal of the RMG; enlarging the source/drain contact hole to the metal of the RMG; and filling the enlarged source/drain contact hole and gate contact hole with metal.

    Abstract translation: 公开了形成合并的CA / CB结构和所得到的设备的过程。 实施例包括在由衬底上的绝缘体围绕的第一和第二侧壁间隔之间提供置换金属栅极(RMG),RMG直接在第一和第二侧壁间隔物上并且在电介质层上具有金属; 在绝缘体上方提供氧化物层,第一和第二侧壁间隔物以及RMG; 形成与所述第一侧壁间隔物相邻的所述氧化物层和所述绝缘体的源极/漏极接触孔; 在源极/漏极接触孔上形成通过氧化物层的栅极接触孔并延伸到RMG的金属; 将源极/漏极接触孔扩大到RMG的金属; 并用金属填充放大的源极/漏极接触孔和栅极接触孔。

Patent Agency Ranking