-
公开(公告)号:US09685555B2
公开(公告)日:2017-06-20
申请号:US14584161
申请日:2014-12-29
Applicant: STMICROELECTRONICS, INC. , INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES Inc.
Inventor: Qing Liu , Nicolas Loubet , Chun-chen Yeh , Ruilong Xie , Xiuyu Cai
IPC: H01L29/49 , H01L29/78 , H01L29/66 , H01L29/06 , H01L21/768
CPC classification number: H01L29/7856 , H01L21/76816 , H01L21/76897 , H01L29/0657 , H01L29/4975 , H01L29/6681 , H01L2029/7858
Abstract: Tapered source and drain contacts for use in an epitaxial FinFET prevent short circuits and damage to parts of the FinFET during contact processing, thus improving device reliability. The inventive contacts feature tapered sidewalls and a pedestal where electrical contact is made to fins in the source and drain regions. The pedestal also provides greater contact area to the fins, which are augmented by extensions. Raised isolation regions define a valley around the fins. During source/drain contact formation, the valley is lined with a conformal barrier that also covers the fins themselves. The barrier protects underlying local oxide and adjacent isolation regions against gouging while forming the contact. The valley is filled with an amorphous silicon layer that protects the epitaxial fin material from damage during contact formation. A simple tapered structure is used for the gate contact.
-
公开(公告)号:US09685380B2
公开(公告)日:2017-06-20
申请号:US13907613
申请日:2013-05-31
Applicant: STMicroelectronics, Inc.
Inventor: Nicolas Loubet , Prasanna Khare , Qing Liu
IPC: H01L21/8238 , H01L27/092 , H01L21/3065 , H01L21/308
CPC classification number: H01L21/823807 , H01L21/3065 , H01L21/308 , H01L21/823821 , H01L21/823878 , H01L27/0922
Abstract: A method for co-integrating finFETs of two semiconductor material types, e.g., Si and SiGe, on a bulk substrate is described. Fins for finFETs may be formed in an epitaxial layer of a first semiconductor type, and covered with an insulator. A portion of the fins may be removed to form voids in the insulator, and the voids may be filled by epitaxially growing a semiconductor material of a second type in the voids. The co-integrated finFETs may be formed at a same device level.
-
公开(公告)号:US09679899B2
公开(公告)日:2017-06-13
申请号:US14833857
申请日:2015-08-24
Applicant: STMicroelectronics, Inc.
Inventor: Nicolas Loubet , Pierre Morin , Yann Mignot
IPC: H01L27/092 , H01L29/165 , H01L21/02 , H01L21/762 , H01L21/8238 , H01L29/49 , H01L29/78 , H01L29/06
CPC classification number: H01L21/823821 , H01L21/02381 , H01L21/02532 , H01L21/76224 , H01L21/823807 , H01L21/823878 , H01L27/0922 , H01L27/0924 , H01L29/0649 , H01L29/165 , H01L29/41791 , H01L29/4916 , H01L29/7842 , H01L29/785
Abstract: Integrated circuits are disclosed in which the strain properties of adjacent pFETs and nFETs are independently adjustable. The pFETs include compressive-strained SiGe on a silicon substrate, while the nFETs include tensile-strained silicon on a strain-relaxed SiGe substrate. Adjacent n-type and p-type FinFETs are separated by electrically insulating regions formed by a damascene process. During formation of the insulating regions, the SiGe substrate supporting the n-type devices is permitted to relax elastically, thereby limiting defect formation in the crystal lattice of the SiGe substrate.
-
公开(公告)号:US09679847B2
公开(公告)日:2017-06-13
申请号:US14734013
申请日:2015-06-09
Applicant: STMicroelectronics, Inc.
Inventor: John Hongguang Zhang
IPC: H01L23/528 , H01L21/768 , H01L23/535 , H01L29/66 , H01L29/78 , H01L29/423 , H01L21/28 , H01L29/49 , H01L29/51
CPC classification number: H01L29/66545 , H01L21/28088 , H01L21/768 , H01L21/76877 , H01L21/76885 , H01L21/76897 , H01L23/528 , H01L23/535 , H01L29/42376 , H01L29/4238 , H01L29/42384 , H01L29/4966 , H01L29/517 , H01L29/6656 , H01L29/66795 , H01L29/78 , H01L29/785 , H01L29/78645 , H01L29/78696
Abstract: An integrated circuit includes a source-drain region, a channel region adjacent to the source-drain region, a gate structure extending over the channel region and a sidewall spacer on a side of the gate structure and which extends over the source-drain region. A dielectric layer is provided in contact with the sidewall spacer and having a top surface. The gate structure includes a gate electrode and a gate contact extending from the gate electrode as a projection to reach the top surface. The side surfaces of the gate electrode and a gate contact are aligned with each other. The gate dielectric layer for the transistor positioned between the gate electrode and the channel region extends between the gate electrode and the sidewall spacer and further extends between the gate contact and the sidewall spacer.
-
公开(公告)号:US09661573B2
公开(公告)日:2017-05-23
申请号:US14953977
申请日:2015-11-30
Applicant: STMICROELECTRONICS, INC.
Inventor: Liwen Chu , George A. Vlantis
CPC classification number: H04W52/0222 , H04L29/1232 , H04L29/12839 , H04L61/2092 , H04L61/6022 , H04W8/26 , H04W12/06 , H04W52/0216 , H04W74/006 , H04W74/08 , H04W76/14 , H04W84/12 , Y02D70/142
Abstract: Multiple virtual MAC addresses may be added to WGA devices that may have different traffic streams to another device that requires different services, thus creating distinct MAC and device level implications. Beamforming training can be done at the device level for all virtual MAC addresses. Wakeup, doze, and ATIM power save can be done at the device level depending on the frames received. Authentication, deauthentication, association, and deassociation can be done variously at both levels. Further MSDUs can be aggregated for the multiple MAC addresses.
-
676.
公开(公告)号:US09646939B2
公开(公告)日:2017-05-09
申请号:US15090996
申请日:2016-04-05
Inventor: John H. Zhang , Lawrence A. Clevenger , Carl Radens , Yiheng Xu , Byoung Youp Kim , Walter Kleemeier
IPC: H01L21/4763 , H01L23/00 , H01L21/768 , H01L21/66 , H01L23/528 , H01L23/532 , H01L23/522
CPC classification number: H01L23/562 , H01L21/76805 , H01L21/76843 , H01L21/76897 , H01L22/12 , H01L22/14 , H01L22/32 , H01L23/5223 , H01L23/5226 , H01L23/5227 , H01L23/5228 , H01L23/528 , H01L23/53266 , H01L2924/0002 , H01L2924/00
Abstract: Various embodiments facilitate die protection for an integrated circuit. In one embodiment, a multilayer structure is formed in multiple levels and along the edges of a die to prevent and detect damages to the die. The multilayer structure includes a support layer, a first plurality of dielectric pillars overlying the support layer, a metal layer that fills spaces between the first plurality of dielectric pillars, an insulation layer overlying the first plurality of dielectric pillars and the metal layer, a second plurality of dielectric pillars overlying the insulation layer, and a second metal layer that fills spaces between the second plurality of dielectric pillars.
-
公开(公告)号:US09640633B1
公开(公告)日:2017-05-02
申请号:US14974589
申请日:2015-12-18
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES Inc. , STMicroelectronics, Inc.
Inventor: Andrew M. Greene , Qing Liu , Ruilong Xie , Chun-Chen Yeh
IPC: H01L29/66 , H01L29/78 , H01L21/02 , H01L21/306
CPC classification number: H01L29/66545 , H01L21/76224 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L21/823475 , H01L21/823481 , H01L27/0886 , H01L29/0649 , H01L29/495 , H01L29/4966 , H01L29/4975 , H01L29/66515 , H01L29/66795 , H01L29/785
Abstract: A semiconductor device that includes a first fin structure in a first portion of a substrate, and a second fin structure in a second portion of the substrate, wherein the first portion of the substrate is separated from the second portion of the substrate by at least one isolation region. A gate structure present extending from the first fin structure across the isolation region to the second fin structure. The gate structure including a first portion on the first fin structure including a first work function metal having at least one void, an isolation portion that is voidless present overlying the isolation region, and a second portion on the second fin structure including a second work function metal.
-
公开(公告)号:US09633986B2
公开(公告)日:2017-04-25
申请号:US15175738
申请日:2016-06-07
Inventor: John H. Zhang , Lawrence A. Clevenger , Carl Radens , Yiheng Xu , Edem Wornyo
IPC: H01L49/02 , H01L27/01 , H01L23/525 , H01L21/3105 , H01L23/522 , H01L21/321
CPC classification number: H01L27/016 , H01L21/31053 , H01L21/3212 , H01L23/5223 , H01L23/5228 , H01L23/5252 , H01L23/5256 , H01L28/20 , H01L28/90 , H01L2924/0002 , H01L2924/00
Abstract: A sequence of semiconductor processing steps permits formation of both vertical and horizontal nanometer-scale serpentine resistors and parallel plate capacitors within a common structure. The method takes advantage of a CMP process non-uniformity in which the CMP polish rate of an insulating material varies according to a certain underlying topography. By establishing such topography underneath a layer of the insulating material, different film thicknesses of the insulator can be created in different areas by leveraging differential polish rates, thereby avoiding the use of a lithography mask. In one embodiment, a plurality of resistors and capacitors can be formed as a compact integrated structure within a common dielectric block, using a process that requires only two mask layers. The resistors and capacitors thus formed as a set of integrated circuit elements are suitable for use as microelectronic fuses and antifuses, respectively, to protect underlying microelectronic circuits.
-
公开(公告)号:US09633911B2
公开(公告)日:2017-04-25
申请号:US14668482
申请日:2015-03-25
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , STMicroelectronics, Inc. , GLOBALFOUNDRIES Inc.
Inventor: Kangguo Cheng , Bruce B. Doris , Ali Khakifirooz , Qing Liu , Nicolas Loubet , Scott Luning
IPC: H01L43/02 , H01L43/08 , H01L43/12 , H01L27/22 , H01L43/10 , H01L21/84 , H01L27/12 , H01L21/8238 , H01L27/092 , H01L29/49 , H01L29/10 , H01L29/16 , H01L29/161
CPC classification number: H01L21/845 , H01L21/823807 , H01L21/823821 , H01L21/823842 , H01L21/84 , H01L27/092 , H01L27/0922 , H01L27/0924 , H01L27/1203 , H01L27/1211 , H01L29/1054 , H01L29/16 , H01L29/161 , H01L29/4966
Abstract: A method for semiconductor fabrication includes providing channel regions on a substrate including at least one Silicon Germanium (SiGe) channel region, the substrate including a plurality of regions including a first region and a second region. Gate structures are formed for a first n-type field effect transistor (NFET) and a first p-type field effect transistor (PFET) in the first region and a second NFET and a second PFET in the second region, the gate structure for the first PFET being formed on the SiGe channel region. The gate structure for the first NFET includes a gate material having a first work function and the gate structures for the first PFET, second NFET and second PFET include a gate material having a second work function such that multi-threshold voltage devices are provided.
-
680.
公开(公告)号:US09627245B2
公开(公告)日:2017-04-18
申请号:US14197790
申请日:2014-03-05
Applicant: GLOBALFOUNDRIES Inc. , International Business Machines Corporation , STMicroelectronics, Inc.
Inventor: Ajey Poovannummoottil Jacob , Bruce Doris , Kangguo Cheng , Nicolas Loubet
IPC: H01L21/762 , H01L29/66 , H01L29/78 , H01L29/49 , H01L29/51 , H01L29/04 , H01L29/165
CPC classification number: H01L21/76224 , H01L29/045 , H01L29/165 , H01L29/4966 , H01L29/517 , H01L29/66545 , H01L29/66795 , H01L29/7853
Abstract: One illustrative method disclosed herein involves, among other things, forming trenches to form an initial fin structure having an initial exposed height and sidewalls, forming a protection layer on at least the sidewalls of the initial fin structure, extending the depth of the trenches to thereby define an increased-height fin structure, with a layer of insulating material over-filling the final trenches and with the protection layer in position, performing a fin oxidation thermal anneal process to convert at least a portion of the increased-height fin structure into an isolation material, removing the protection layer, and performing an epitaxial deposition process to form a layer of semiconductor material on at least portions of the initial fin structure.
-
-
-
-
-
-
-
-
-