Semiconductor device having interconnection structure
    2.
    发明授权
    Semiconductor device having interconnection structure 失效
    具有互连结构的半导体器件

    公开(公告)号:US06765251B2

    公开(公告)日:2004-07-20

    申请号:US09227935

    申请日:1999-01-11

    IPC分类号: H01L27108

    摘要: In the semiconductor device, in order to meet the demand of reduced diameter of a contact hole along with the miniaturization of the semiconductor device, an anti-HF side wall film which is not etched by a hydrofluoric acid, formed of an isolating film such as nitride film, is provided on the side wall of contact hole. Further, a second impurity region which is connected to one of the pair of n type source/drain regions and a first impurity region reaching a p type isolation region are provided in silicon substrate 1 near the lower end of contact hole. Because of this structure, it becomes possible to prevent expansion of the diameter for forming the interconnection layer, as desired in the miniaturized semiconductor device, and therefore a semiconductor device and manufacturing method thereof which stabilize operation characteristic of the semiconductor device can be provided.

    摘要翻译: 在半导体装置中,为了满足半导体装置的小型化使接触孔的直径减小的要求,没有被氢氟酸腐蚀的抗HF侧壁膜由隔离膜形成,例如 氮化物膜设置在接触孔的侧壁上。 此外,在接触孔下端附近的硅衬底1中设置有连接到一对n型源极/漏极区域中的一个和到达p型隔离区域的第一杂质区域的第二杂质区域。 由于这种结构,可以根据小型半导体器件的需要防止用于形成互连层的直径的膨胀,因此可以提供稳定半导体器件的操作特性的半导体器件及其制造方法。

    Method of manufacturing a semiconductor device with a planar interlayer
insulating film
    3.
    发明授权
    Method of manufacturing a semiconductor device with a planar interlayer insulating film 失效
    制造具有平面层间绝缘膜的半导体器件的方法

    公开(公告)号:US5077238A

    公开(公告)日:1991-12-31

    申请号:US353892

    申请日:1989-05-18

    摘要: A method of manufacturing a semiconductor device in which an element is flattened by improving a technique of forming an interlayer insulating film. A thick insulating film having a film thickness necessary for a convexo-concave pattern to be flattened is deposited on a semiconductor substrate comprising the convexo-concave pattern of an element, a wiring and the like. Then, the thick insulating film is etched until it becomes a predetermined film thickness to form an interlayer insulating film having a predetermined film thickness from said thick insulating film. At this time, since acid and water are attached on the surface of the interlayer insulating film, a new film is formed on the surface of the interlayer insulating film to cover this water and acid. Then, a resist pattern having a desired configuration is formed on this new film. A contact hole is formed on the interlayer insulating film using this resist pattern. Thereafter, a wiring pattern electrically connected to the element is formed on the interlayer insulating film through the contact hole. According to this method, since the acid and water attached on the interlayer insulating film are covered with the new film, the adhesion between the interlayer insulating film and the resist is improved. As a result, the contact hole can be opened reliably, whereby the element is surely connected to the wiring pattern and a semiconductor device can be provided with high reliability.

    摘要翻译: 通过改进形成层间绝缘膜的技术来制造半导体器件的方法,其中元件被平坦化。 在包含元件的凸凹图形,布线等的半导体衬底上沉积具有要平坦化的凹凸图案所需的膜厚度的厚绝缘膜。 然后,对厚的绝缘膜进行蚀刻,直至其变为预定的膜厚度,以从所述厚绝缘膜形成具有预定膜厚度的层间绝缘膜。 此时,由于酸和水附着在层间绝缘膜的表面上,所以在层间绝缘膜的表面上形成新的膜以覆盖该水和酸。 然后,在该新膜上形成具有所需结构的抗蚀剂图案。 使用该抗蚀剂图案在层间绝缘膜上形成接触孔。 此后,通过接触孔在层间绝缘膜上形成与元件电连接的布线图案。 根据该方法,由于附着在层间绝缘膜上的酸和水被新的膜覆盖,所以层间绝缘膜和抗蚀剂之间的粘合性提高。 结果,可以可靠地打开接触孔,从而元件可靠地连接到布线图案,并且可以提供高可靠性的半导体器件。

    Manufacturing method of an electrically programmable non-volatile memory
device having the floating gate extending over the control gate
    7.
    发明授权
    Manufacturing method of an electrically programmable non-volatile memory device having the floating gate extending over the control gate 失效
    具有在控制栅极上延伸的浮动栅极的电可编程非易失性存储器件的制造方法

    公开(公告)号:US5231041A

    公开(公告)日:1993-07-27

    申请号:US819206

    申请日:1992-01-10

    摘要: A 1-transistor type flash EEPROM is disclosed. The memory cell in the EEPROM includes a control gate formed on a silicon substrate with an insulating layer disposed between them, and a floating gate formed to extend over the upper face and one side face of the control electrode with an insulating layer disposed between them. Drain and source regions are created in the silicon substrate on the opposite sides of the control gate. The area in the silicon substrate under the control gate between the drain and source regions defines a channel region. In the EEPROM, an application of high-level voltage to the control gate and the drain region produces hot electrons in the vicinity of the opposite ends of the drain region which are driven into the floating gate across the insulating layer, causing the floating gate to store data-representing charge. The flash EEPROM has uniform characteristics among memory cells and reduced cell area for improved miniaturization.

    摘要翻译: 公开了1晶体管型快闪EEPROM。 EEPROM中的存储单元包括形成在硅衬底上的控制栅极,绝缘层设置在它们之间,并且浮置栅极形成为在控制电极的上表面和一个侧面之间设置绝缘层。 在控制栅极的相对侧的硅衬底中产生漏极和源极区。 在漏极和源极区域之间的控制栅极下方的硅衬底中的区域限定沟道区域。 在EEPROM中,向控制栅极和漏极区域施加高电平电压在漏极区域的相对端附近产生热电子,这些电极驱动跨越绝缘层的浮动栅极,从而使浮动栅极 存储数据代表费用。 闪存EEPROM在存储单元之间具有均匀的特性,并且减小了单元面积以改善小型化。

    Electrically programmable non-volatile memory device and manufacturing
method thereof
    8.
    发明授权
    Electrically programmable non-volatile memory device and manufacturing method thereof 失效
    电可编程非易失性存储器件及其制造方法

    公开(公告)号:US5101250A

    公开(公告)日:1992-03-31

    申请号:US630439

    申请日:1990-12-20

    摘要: A 1-transistor type flash EEPROM is disclosed. The memory cell in the EEPROM includes a control gate formed on a silicon substrate with an insulating layer disposed between them, and a floating gate formed to extend over the upper face and one side face of the control electrode with an insulating layers disposed between them. Drain and source regions are created in the silicon substrate on the opposite sides of the control gate. The area in the silicon substrate under the control gate between the drain and source regions defines a channel region. In the EEPROM, an application of high-level voltage to the control gate and the drain region produces hot electrons in the vicinity of the opposite ends of the drain region which are driven into the floating gate across the insulating layer, causing the floating gate to store data-representing charge. The flash EEPROM has uniform characteristics among memory cells and reduced cell area for improved miniaturization.

    摘要翻译: 公开了1晶体管型快闪EEPROM。 EEPROM中的存储单元包括形成在硅衬底上的控制栅极,绝缘层位于它们之间,浮栅形成为在控制电极的上表面和一个侧面之间设置绝缘层。 在控制栅极的相对侧的硅衬底中产生漏极和源极区。 在漏极和源极区域之间的控制栅极下方的硅衬底中的区域限定沟道区域。 在EEPROM中,向控制栅极和漏极区域施加高电平电压在漏极区域的相对端附近产生热电子,这些电极驱动跨越绝缘层的浮动栅极,从而使浮动栅极 存储数据代表费用。 闪存EEPROM在存储单元之间具有均匀的特性,并且减小了单元面积以改善小型化。