Guard cell for etching
    1.
    发明授权
    Guard cell for etching 失效
    保护电池用于蚀刻

    公开(公告)号:US6060398A

    公开(公告)日:2000-05-09

    申请号:US37288

    申请日:1998-03-09

    摘要: A method and apparatus for protecting a neighboring area that is adjacent to a first area that is to be etched. The method includes creating a guard cell substantially surrounding the first area, but excluding the neighboring area. The guard cell is formed of a material that is substantially selective to the etch process subsequently employed to etch within the first area. After the guard cell is formed, an etch is performed within the first area, while the guard cell prevents etching of the neighboring are outside the guard cell.

    摘要翻译: 一种用于保护与待蚀刻的第一区域相邻的相邻区域的方法和装置。 该方法包括创建基本上围绕第一区域但不包括相邻区域的保护单元。 保护电池由对第一区域中随后用于蚀刻的蚀刻工艺基本选择性的材料形成。 在形成保护单元之后,在第一区域内执行蚀刻,而保护单元防止相邻的蚀刻在保护单元之外。

    Self-Aligned Contacts for High k/Metal Gate Process Flow
    3.
    发明申请
    Self-Aligned Contacts for High k/Metal Gate Process Flow 有权
    用于高k /金属栅极工艺流程的自对准触点

    公开(公告)号:US20120175711A1

    公开(公告)日:2012-07-12

    申请号:US12987221

    申请日:2011-01-10

    IPC分类号: H01L29/772 H01L21/283

    摘要: A semiconductor structure is provided that includes a semiconductor substrate having a plurality of gate stacks located on a surface of the semiconductor substrate. Each gate stack includes, from bottom to top, a high k gate dielectric layer, a work function metal layer and a conductive metal. A spacer is located on sidewalls of each gate stack and a self-aligned dielectric liner is present on an upper surface of each spacer. A bottom surface of each self-aligned dielectric liner is present on an upper surface of a semiconductor metal alloy. A contact metal is located between neighboring gate stacks and is separated from each gate stack by the self-aligned dielectric liner. The structure also includes another contact metal having a portion that is located on and in direct contact with an upper surface of the contact metal and another portion that is located on and in direct contact with the conductive metal of one of the gate stacks. Methods of forming the semiconductor structure using a replacement gate and a non-replacement gate scheme are also disclosed.

    摘要翻译: 提供一种半导体结构,其包括具有位于半导体衬底的表面上的多个栅极叠层的半导体衬底。 每个栅极堆叠包括从底部到顶部的高k栅极电介质层,功函数金属层和导电金属。 间隔件位于每个栅极堆叠的侧壁上,并且自对准电介质衬垫存在于每个间隔件的上表面上。 每个自对准电介质衬垫的底表面存在于半导体金属合金的上表面上。 接触金属位于相邻的栅极堆叠之间,并通过自对准电介质衬垫与每个栅极堆叠分离。 该结构还包括另一个接触金属,其具有位于接触金属的上表面上且与触头金属的上表面直接接触的部分,以及位于与其中一个栅极叠层的导电金属直接接触的另一部分。 还公开了使用替换栅极和非替代栅极方案形成半导体结构的方法。

    Method of fabricating a bottle trench and a bottle trench capacitor
    6.
    发明授权
    Method of fabricating a bottle trench and a bottle trench capacitor 失效
    制造瓶沟槽和瓶槽电容器的方法

    公开(公告)号:US07670901B2

    公开(公告)日:2010-03-02

    申请号:US12033984

    申请日:2008-02-20

    IPC分类号: H01L21/762

    CPC分类号: H01L27/1087 H01L29/66181

    摘要: A method of fabricating a bottle trench and a bottle trench capacitor. The method including: providing a substrate; forming a trench in the substrate, the trench having sidewalls and a bottom, the trench having an upper region adjacent to a top surface of the substrate and a lower region adjacent to the bottom of the trench; forming an oxidized layer of the substrate in the bottom region of the trench; and removing the oxidized layer of the substrate from the bottom region of the trench, a cross-sectional area of the lower region of the trench greater than a cross-sectional area of the upper region of the trench.

    摘要翻译: 制造瓶沟槽和瓶沟电容器的方法。 该方法包括:提供衬底; 在所述衬底中形成沟槽,所述沟槽具有侧壁和底部,所述沟槽具有与所述衬底的顶表面相邻的上部区域和与所述沟槽的底部相邻的下部区域; 在沟槽的底部区域形成衬底的氧化层; 并且从沟槽的底部区域去除衬底的氧化层,沟槽的下部区域的横截面面积大于沟槽的上部区域的横截面面积。

    Method of fabricating a bottle trench and a bottle trench capacitor
    8.
    发明授权
    Method of fabricating a bottle trench and a bottle trench capacitor 有权
    制造瓶沟槽和瓶槽电容器的方法

    公开(公告)号:US07387930B2

    公开(公告)日:2008-06-17

    申请号:US11458120

    申请日:2006-07-18

    IPC分类号: H01L21/8242

    CPC分类号: H01L27/1087 H01L29/66181

    摘要: A method of fabricating a bottle trench and a bottle trench capacitor. The method including: providing a substrate; forming a trench in the substrate, the trench having sidewalls and a bottom, the trench having an upper region adjacent to a top surface of the substrate and a lower region adjacent to the bottom of the trench; forming an oxidized layer of the substrate in the bottom region of the trench; and removing the oxidized layer of the substrate from the bottom region of the trench, a cross-sectional area of the lower region of the trench greater than a cross-sectional area of the upper region of the trench.

    摘要翻译: 制造瓶沟槽和瓶沟电容器的方法。 该方法包括:提供衬底; 在所述衬底中形成沟槽,所述沟槽具有侧壁和底部,所述沟槽具有与所述衬底的顶表面相邻的上部区域和与所述沟槽的底部相邻的下部区域; 在沟槽的底部区域形成衬底的氧化层; 并且从沟槽的底部区域去除衬底的氧化层,沟槽的下部区域的横截面面积大于沟槽的上部区域的横截面面积。

    Deep trench capacitor with buried plate electrode and isolation collar
    10.
    发明申请
    Deep trench capacitor with buried plate electrode and isolation collar 有权
    深沟槽电容器,埋置电极和隔离环

    公开(公告)号:US20050133846A1

    公开(公告)日:2005-06-23

    申请号:US10741203

    申请日:2003-12-19

    CPC分类号: H01L27/1087 H01L29/945

    摘要: A deep trench capacitor used in a trench DRAM includes a buried plate and an isolation collar. The deep trench is bottle-shaped, and the isolation collar is formed in upper portion of the wider region of the bottle-shaped trench. The buried plate surrounds the lower portion of the wider part of the bottle-shaped trench, and hemispherical grain polysilicon lines the walls of at least the lower portion of the wider part of the trench. A nitride liner layer lines the inner walls of the oxide collar and prevents diffusion of dopant through the oxide collar into the substrate when the HSG polysilicon and the doped buried plate are formed. The buried plate region is self-aligned to the isolation collar. The depth of the top of the wider part of the bottle shape and the bottom depth of the isolation collar are determined by successive resist deposition and recessing steps.

    摘要翻译: 在沟槽DRAM中使用的深沟槽电容器包括掩埋板和隔离环。 深沟是瓶形的,并且隔离套环形成在瓶形沟槽的较宽区域的上部。 掩埋板围绕瓶形沟槽的较宽部分的下部,半球状晶粒多晶硅线路至少沟槽较宽部分的下部的壁。 当形成HSG多晶硅和掺杂掩埋板时,氮化物衬垫层线化氧化物环的内壁并防止掺杂剂通过氧化物环到衬底中的扩散。 掩埋板区域与隔离套环自对准。 通过连续的抗蚀剂沉积和凹陷步骤确定瓶子形状的较宽部分的顶部的深度和隔离环的底部深度。