Contact elements of a semiconductor device formed by electroless plating and excess material removal with reduced sheer forces
    1.
    发明授权
    Contact elements of a semiconductor device formed by electroless plating and excess material removal with reduced sheer forces 有权
    通过无电镀形成的半导体器件的接触元件和减少的剪切力除去多余的材料

    公开(公告)号:US08951900B2

    公开(公告)日:2015-02-10

    申请号:US13870661

    申请日:2013-04-25

    CPC classification number: H01L21/7684 H01L21/76819 H01L21/76879

    Abstract: The present disclosure is directed to, among other things, an illustrative method that includes forming an opening in a dielectric material of a contact level of a semiconductor device, and selectively depositing a conductive material in the opening to form a contact element therein, the contact element extending to a contact area of a circuit element and having a laterally restricted excess portion formed outside of the opening and above the dielectric material. The disclosed method further includes forming a sacrificial material layer above the dielectric material and the contact element, the sacrificial material layer surrounding the laterally restricted excess portion. Additionally, the method includes planarizing a surface topography of the contact level in the presence of the sacrificial material so as to remove the laterally restricted excess portion from above the dielectric material.

    Abstract translation: 本公开尤其涉及一种说明性方法,其包括在半导体器件的接触电平的电介质材料中形成开口,并且在开口中选择性地沉积导电材料以在其中形成接触元件,所述触点 元件延伸到电路元件的接触区域,并且具有形成在开口外部和电介质材料之上的横向受限的多余部分。 所公开的方法还包括在电介质材料和接触元件之上形成牺牲材料层,牺牲材料层围绕横向限制的多余部分。 另外,该方法包括在存在牺牲材料的情况下对接触层的表面形貌进行平面化,从而从电介质材料上方去除侧向限制的多余部分。

    INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH CAPPING LAYERS BETWEEN METAL CONTACTS AND INTERCONNECTS
    2.
    发明申请
    INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH CAPPING LAYERS BETWEEN METAL CONTACTS AND INTERCONNECTS 有权
    集成电路与金属接触和互连之间的嵌入层制造集成电路的方法

    公开(公告)号:US20140239503A1

    公开(公告)日:2014-08-28

    申请号:US13778558

    申请日:2013-02-27

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an exemplary embodiment, a method for fabricating integrated circuits includes forming a metal contact structure that is electrically connected to a device. A capping layer is selectively formed on the metal contact structure, and an interlayer dielectric material is deposited over the capping layer. A metal hard mask is deposited and patterned over the interlayer dielectric material to define an exposed region of the interlayer dielectric material. The method etches the exposed region of the interlayer dielectric material to expose at least a portion of the capping layer. The method includes removing the metal hard mask with an etchant while the capping layer physically separates the metal contact structure from the etchant. A metal is deposited to form a conductive via electrically connected to the metal contact structure through the capping layer.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在示例性实施例中,用于制造集成电路的方法包括形成电连接到器件的金属接触结构。 在金属接触结构上选择性地形成覆盖层,并且在覆盖层上沉积层间绝缘材料。 金属硬掩模被沉积并在层间电介质材料上图案化以限定层间电介质材料的暴露区域。 该方法蚀刻层间电介质材料的暴露区域以露出覆盖层的至少一部分。 该方法包括用蚀刻剂去除金属硬掩模,同时封盖层将金属接触结构与蚀刻剂物理分离。 沉积金属以形成通过封盖层电连接到金属接触结构的导电通孔。

    CONTACT ELEMENTS OF A SEMICONDUCTOR DEVICE FORMED BY ELECTROLESS PLATING AND EXCESS MATERIAL REMOVAL WITH REDUCED SHEER FORCES
    3.
    发明申请
    CONTACT ELEMENTS OF A SEMICONDUCTOR DEVICE FORMED BY ELECTROLESS PLATING AND EXCESS MATERIAL REMOVAL WITH REDUCED SHEER FORCES 审中-公开
    通过电沉积和超强度材料去除形成的半导体器件的接触元件与减少的强度

    公开(公告)号:US20130237057A1

    公开(公告)日:2013-09-12

    申请号:US13870661

    申请日:2013-04-25

    CPC classification number: H01L21/7684 H01L21/76819 H01L21/76879

    Abstract: The present disclosure is directed to, among other things, an illustrative method that includes forming an opening in a dielectric material of a contact level of a semiconductor device, and selectively depositing a conductive material in the opening to form a contact element therein, the contact element extending to a contact area of a circuit element and having a laterally restricted excess portion formed outside of the opening and above the dielectric material. The disclosed method further includes forming a sacrificial material layer above the dielectric material and the contact element, the sacrificial material layer surrounding the laterally restricted excess portion. Additionally, the method includes planarizing a surface topography of the contact level in the presence of the sacrificial material so as to remove the laterally restricted excess portion from above the dielectric material.

    Abstract translation: 本公开尤其涉及一种说明性方法,其包括在半导体器件的接触电平的电介质材料中形成开口,并且在开口中选择性地沉积导电材料以在其中形成接触元件,所述触点 元件延伸到电路元件的接触区域,并且具有形成在开口外部和电介质材料之上的横向受限的多余部分。 所公开的方法还包括在电介质材料和接触元件之上形成牺牲材料层,牺牲材料层围绕横向限制的多余部分。 另外,该方法包括在存在牺牲材料的情况下对接触层的表面形貌进行平面化,从而从电介质材料上方去除侧向限制的多余部分。

    Integrated circuits and methods for fabricating integrated circuits with capping layers between metal contacts and interconnects
    5.
    发明授权
    Integrated circuits and methods for fabricating integrated circuits with capping layers between metal contacts and interconnects 有权
    用于制造在金属触点和互连之间具有覆盖层的集成电路的集成电路和方法

    公开(公告)号:US08932911B2

    公开(公告)日:2015-01-13

    申请号:US13778558

    申请日:2013-02-27

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an exemplary embodiment, a method for fabricating integrated circuits includes forming a metal contact structure that is electrically connected to a device. A capping layer is selectively formed on the metal contact structure, and an interlayer dielectric material is deposited over the capping layer. A metal hard mask is deposited and patterned over the interlayer dielectric material to define an exposed region of the interlayer dielectric material. The method etches the exposed region of the interlayer dielectric material to expose at least a portion of the capping layer. The method includes removing the metal hard mask with an etchant while the capping layer physically separates the metal contact structure from the etchant. A metal is deposited to form a conductive via electrically connected to the metal contact structure through the capping layer.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在示例性实施例中,用于制造集成电路的方法包括形成电连接到器件的金属接触结构。 在金属接触结构上选择性地形成覆盖层,并且在覆盖层上沉积层间绝缘材料。 金属硬掩模被沉积并在层间电介质材料上图案化以限定层间电介质材料的暴露区域。 该方法蚀刻层间电介质材料的暴露区域以露出覆盖层的至少一部分。 该方法包括用蚀刻剂去除金属硬掩模,同时封盖层将金属接触结构与蚀刻剂物理分离。 沉积金属以形成通过封盖层电连接到金属接触结构的导电通孔。

Patent Agency Ranking