Integrated circuits and methods of forming integrated circuits with interlayer dielectric protection
    1.
    发明授权
    Integrated circuits and methods of forming integrated circuits with interlayer dielectric protection 有权
    集成电路和形成具有层间绝缘保护的集成电路的方法

    公开(公告)号:US09123783B2

    公开(公告)日:2015-09-01

    申请号:US13673549

    申请日:2012-11-09

    Abstract: Integrated circuits and methods of forming integrated circuits are provided herein. In an embodiment, a method of forming an integrated circuit includes providing a base substrate having an embedded electrical contact disposed therein. An interlayer dielectric is formed overlying the base substrate, and a recess is etched through the interlayer dielectric over the embedded electrical contact. A protecting liner is formed in the recess and over an exposed surface of the embedded electrical contact in the recess. The protecting liner includes at least two liner layers that have materially different etch rates in different etchants. A portion of the protecting liner is removed over the surface of the embedded electrical contact to again expose the surface of the embedded electrical contact in the recess. An embedded electrical interconnect is formed in the recess. The embedded electrical interconnect overlies the protecting liner on sides of the recess.

    Abstract translation: 本文提供集成电路和形成集成电路的方法。 在一个实施例中,形成集成电路的方法包括提供其中布置有嵌入式电触头的基底基板。 在基底基板上形成层间电介质,通过嵌入的电触头上的层间电介质蚀刻凹陷。 保护衬垫形成在凹部中并且在凹部中的嵌入式电触点的暴露表面上。 保护衬垫包括至少两个衬垫层,其在不同的蚀刻剂中具有实质上不同的蚀刻速率。 保护衬垫的一部分在嵌入的电触点的表面上被去除,以再次暴露凹陷中嵌入的电触点的表面。 在凹部中形成嵌入式电气互连。 嵌入式电互连覆盖在凹槽侧面上的保护衬垫。

    Fabricating transistor(s) with raised active regions having angled upper surfaces
    3.
    发明授权
    Fabricating transistor(s) with raised active regions having angled upper surfaces 有权
    制造具有凸起的有源区域的晶体管具有成角度的上表面

    公开(公告)号:US09331159B1

    公开(公告)日:2016-05-03

    申请号:US14615470

    申请日:2015-02-06

    Abstract: Methods of fabricating transistors having raised active region(s) with at least partially angled upper surfaces are provided. The method includes, for instance: providing a gate structure disposed over a substrate, the gate structure including a conformal spacer layer; forming a raised active region adjoining a sidewall of the conformal spacer layer; providing a protective material over the raised active region; selectively etching-back the sidewall of the conformal spacer layer, exposing a side portion of the raised active region below the protective material; and etching the exposed side portion of the raised active region to partially undercut the protective material, wherein the etching facilitates defining, at least in part, an at least partially angled upper surface of the raised active region of the transistor.

    Abstract translation: 提供了制造具有至少部分成角度的上表面的具有凸起的有源区域的晶体管的方法。 该方法包括例如:提供设置在衬底上的栅极结构,所述栅极结构包括共形间隔层; 形成邻接所述共形间隔层的侧壁的凸起的有源区; 在凸起的活动区域上提供保护材料; 选择性地蚀刻保形间隔层的侧壁,将凸起的有源区域的侧部暴露在保护材料下方; 并且蚀刻凸起的有源区域的暴露的侧部分以部分地切割保护材料,其中蚀刻有助于至少部分地限定晶体管的凸起的有源区的至少部分成角度的上表面。

    INTEGRATED CIRCUITS INCLUDING FINFET DEVICES WITH SHALLOW TRENCH ISOLATION THAT INCLUDES A THERMAL OXIDE LAYER AND METHODS FOR MAKING THE SAME
    7.
    发明申请
    INTEGRATED CIRCUITS INCLUDING FINFET DEVICES WITH SHALLOW TRENCH ISOLATION THAT INCLUDES A THERMAL OXIDE LAYER AND METHODS FOR MAKING THE SAME 有权
    集成电路包括具有包含热氧化层的浅层隔离器的FINFET器件及其制造方法

    公开(公告)号:US20140353795A1

    公开(公告)日:2014-12-04

    申请号:US13904626

    申请日:2013-05-29

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In one example, a method for fabricating an integrated circuit includes etching an enhanced high-aspect-ratio process (eHARP) oxide fill that is disposed in an STI trench between two adjacent fins to form a recessed eHARP oxide fill. The two adjacent fins extend from a bulk semiconductor substrate. A silicon layer is formed overlying the recessed eHARP oxide fill. The silicon layer is converted to a thermal oxide layer to further fill the STI trench with oxide material.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个示例中,用于制造集成电路的方法包括蚀刻设置在两个相邻散热片之间的STI沟槽中的增强的高纵横比工艺(eHARP)氧化物填充物,以形成凹陷的eHARP氧化物填充物。 两个相邻的翅片从体半导体衬底延伸。 覆盖凹陷的eHARP氧化物填充物形成硅层。 将硅层转化为热氧化物层,以进一步用氧化物材料填充STI沟槽。

    INTEGRATED CIRCUITS AND METHODS OF FORMING INTEGRATED CIRCUITS WITH INTERLAYER DIELECTRIC PROTECTION
    8.
    发明申请
    INTEGRATED CIRCUITS AND METHODS OF FORMING INTEGRATED CIRCUITS WITH INTERLAYER DIELECTRIC PROTECTION 有权
    集成电路和形成集成电路与层间电介质保护的方法

    公开(公告)号:US20140131881A1

    公开(公告)日:2014-05-15

    申请号:US13673549

    申请日:2012-11-09

    Abstract: Integrated circuits and methods of forming integrated circuits are provided herein. In an embodiment, a method of forming an integrated circuit includes providing a base substrate having an embedded electrical contact disposed therein. An interlayer dielectric is formed overlying the base substrate, and a recess is etched through the interlayer dielectric over the embedded electrical contact. A protecting liner is formed in the recess and over an exposed surface of the embedded electrical contact in the recess. The protecting liner includes at least two liner layers that have materially different etch rates in different etchants. A portion of the protecting liner is removed over the surface of the embedded electrical contact to again expose the surface of the embedded electrical contact in the recess. An embedded electrical interconnect is formed in the recess. The embedded electrical interconnect overlies the protecting liner on sides of the recess.

    Abstract translation: 本文提供集成电路和形成集成电路的方法。 在一个实施例中,形成集成电路的方法包括提供其中布置有嵌入式电触头的基底基板。 在基底基板上形成层间电介质,通过嵌入的电触头上的层间电介质蚀刻凹陷。 保护衬垫形成在凹部中并且在凹部中的嵌入式电触点的暴露表面上。 保护衬垫包括至少两个衬垫层,其在不同的蚀刻剂中具有实质上不同的蚀刻速率。 保护衬垫的一部分在嵌入的电触点的表面上被去除,以再次暴露凹陷中嵌入的电触点的表面。 在凹部中形成嵌入式电气互连。 嵌入式电互连覆盖在凹槽侧面上的保护衬垫。

    Integrated circuits having replacement gate structures and methods for fabricating the same
    9.
    发明授权
    Integrated circuits having replacement gate structures and methods for fabricating the same 有权
    具有替代栅极结构的集成电路及其制造方法

    公开(公告)号:US08722485B1

    公开(公告)日:2014-05-13

    申请号:US13851810

    申请日:2013-03-27

    CPC classification number: H01L29/513 H01L21/28167 H01L21/823857 H01L29/78

    Abstract: A method of fabricating an integrated circuit includes the steps of providing a semiconductor substrate having formed thereon a sacrificial silicon oxide layer, an interlayer dielectric layer formed over the sacrificial silicon oxide layer, and a dummy gate structure formed over the sacrificial silicon oxide layer and within the interlayer dielectric layer, removing the dummy gate structure to form an opening within the interlayer dielectric layer, and removing the sacrificial silicon oxide layer within the opening to expose the semiconductor substrate within the opening. The method further includes the steps of thermally forming an oxide layer on the exposed semiconductor substrate within the opening, subjecting the thermally formed oxide layer to a decoupled plasma oxidation treatment, and etching the thermally formed oxide layer using a self-saturated wet etch chemistry. Still further, the method includes depositing a high-k dielectric over the thermally formed oxide layer within the opening.

    Abstract translation: 一种制造集成电路的方法包括以下步骤:提供其上形成有牺牲氧化硅层的半导体衬底,形成在牺牲氧化硅层上的层间电介质层,以及在牺牲氧化硅层上形成的虚拟栅极结构, 所述层间介电层,去除所述虚拟栅极结构以在所述层间电介质层内形成开口,以及去除所述开口内的所述牺牲氧化硅层以在所述开口内露出所述半导体衬底。 该方法还包括以下步骤:在开口内的暴露的半导体衬底上热氧化形成氧化物层,对热形成的氧化物层进行去耦等离子体氧化处理,以及使用自饱和的湿蚀刻化学法蚀刻热成型的氧化物层。 此外,该方法包括在开口内的热形成的氧化物层上沉积高k电介质。

Patent Agency Ranking