Selectively converted inter-layer dielectric
    1.
    发明申请
    Selectively converted inter-layer dielectric 有权
    选择性转换的层间电介质

    公开(公告)号:US20050236714A1

    公开(公告)日:2005-10-27

    申请号:US11170322

    申请日:2005-06-28

    摘要: An inter-layer dielectric structure and method of making such structure are disclosed. A composite dielectric layer, initially comprising a porous matrix and a porogen, is formed. Subsequent to other processing treatments, the porogen is decomposed and removed from at least a portion of the porous matrix, leaving voids defined by the porous matrix in areas previously occupied by the porogen. The resultant structure has a desirably low k value as a result of the porosity and materials comprising the porous matrix and porogen. The composite dielectric layer may be used in concert with other dielectric layers of varying porosity, dimensions, and material properties to provide varied mechanical and electrical performance profiles.

    摘要翻译: 公开了一种层间电介质结构及其制造方法。 形成初始包含多孔基质和致孔剂的复合介电层。 在其它处理处理之后,致孔剂从多孔基体的至少一部分分解和除去,留下由多孔基质定义的空隙,其中先前由致孔剂占据的区域。 所得结构由于孔隙率和包含多孔基质和致孔剂的材料而具有期望的低k值。 复合介电层可以与具有不同孔隙率,尺寸和材料性质的其它电介质层一起使用,以提供不同的机械和电气性能轮廓。

    Fabricating stacked chips using fluidic templated-assembly
    6.
    发明授权
    Fabricating stacked chips using fluidic templated-assembly 有权
    使用流体模板组装制造堆叠芯片

    公开(公告)号:US07375425B2

    公开(公告)日:2008-05-20

    申请号:US11327944

    申请日:2006-01-09

    申请人: David Gracias

    发明人: David Gracias

    IPC分类号: H01L23/34 H01L21/48

    摘要: Fluidic self-assembly may be utilized to form a stack of two integrated circuits. The integrated circuits may include surface mount electrical connections and surface features that control the alignment between the integrated circuits. In particular, the contacts may be provided on one side of each integrated circuit and surface features may cause the integrated circuits to align with one another in an immersion fluid. The aligned circuits may join to form physical and electrical connections. The resulting structure may be a stack of two integrated circuits electrically coupled to one another.

    摘要翻译: 流体自组装可用于形成两个集成电路的堆叠。 集成电路可以包括表面贴装电连接和控制集成电路之间的对准的表面特征。 特别地,触点可以设置在每个集成电路的一侧上,并且表面特征可以导致集成电路在浸没流体中彼此对准。 对准的电路可以连接以形成物理和电连接。 所得到的结构可以是彼此电耦合的两个集成电路的堆叠。

    Self-assembled, micropatterned, and radio frequency (RF) shielded BioContainers
    7.
    发明申请
    Self-assembled, micropatterned, and radio frequency (RF) shielded BioContainers 有权
    自组装,微图案和射频(RF)屏蔽BioContainers

    公开(公告)号:US20070020310A1

    公开(公告)日:2007-01-25

    申请号:US11491829

    申请日:2006-07-24

    IPC分类号: A61B5/05 A61K9/22

    摘要: The present invention relates to a nanoscale or microscale container for encapsulation and delivery of materials or substances, including, but not limited to, cells, drugs, tissue, gels and polymers contained within the container, with subsequent release of the therapeutic materials in situ, methods of fabricating the container by folding a 2D precursor into the 3D container, and the use of the container in in-vivo or in-vitro applications. The container can be in any polyhedral shape and its surfaces can have either no perforations or nano/microscale perforations. The container is coated with a biocompatible metal, e.g. gold, or polymer, e.g. parylene, layer and the surfaces and hinges of the container are made of any metal or polymer combinations.

    摘要翻译: 本发明涉及用于包封和递送材料或物质的纳米尺度或微尺寸容器,包括但不限于容纳在容器内的细胞,药物,组织,凝胶和聚合物,以及原位释放治疗材料, 通过将2D前体折叠到3D容器中来制造容器的方法,以及在体内或体外应用中使用该容器。 容器可以是任何多面体形状,并且其表面可以不具有穿孔或纳米/微孔穿孔。 容器用生物相容性金属涂覆,例如 金或聚合物,例如 聚对二甲苯,层和容器的表面和铰链由任何金属或聚合物组合制成。

    Reducing line to line capacitance using oriented dielectric films
    8.
    发明授权
    Reducing line to line capacitance using oriented dielectric films 失效
    使用定向电介质薄膜降低线间电容

    公开(公告)号:US06927180B2

    公开(公告)日:2005-08-09

    申请号:US10306066

    申请日:2002-11-27

    摘要: By exposing dielectrics to a strong electric field, anisotropic characteristics may be introduced into the dielectric. This may result in the dielectric having different dielectric constants in different directions. As integrated circuits scale, importance of line to line capacitance in one plane increases. Thus, in some embodiments, the dielectric constant of the oriented dielectric may be lower in the plane that controls line to line capacitance.

    摘要翻译: 通过将电介质暴露于强电场,各向异性特性可能被引入到电介质中。 这可能导致电介质在不同方向上具有不同的介电常数。 随着集成电路规模的扩大,一个平面线对线电容的重​​要性增加。 因此,在一些实施例中,取向电介质的介电常数可以在控制线对电容的平面中较低。