Method of fabricating semiconductor device
    1.
    发明授权
    Method of fabricating semiconductor device 失效
    制造半导体器件的方法

    公开(公告)号:US06852580B2

    公开(公告)日:2005-02-08

    申请号:US10150326

    申请日:2002-05-20

    CPC分类号: H03F1/302 G05F3/205

    摘要: The invention provides a bias circuit for suppressing change with temperature of an idle current of a power transistor and a semiconductor device including the bias circuit. The bias circuit includes a first bipolar transistor having an emitter, a base and a collector, and at least one Schottky diode connected to the base of the first bipolar transistor, and the at least one Schottky diode is provided for supplying a base potential for suppressing a collector current of the first bipolar transistor from changing in accordance with temperature change.

    摘要翻译: 本发明提供一种用于抑制功率晶体管的空载电流随温度变化的偏置电路和包括该偏置电路的半导体器件。 偏置电路包括具有发射极,基极和集电极的第一双极晶体管和连接到第一双极晶体管的基极的至少一个肖特基二极管,并且提供至少一个肖特基二极管以提供用于抑制的基极电位 第一双极晶体管的集电极电流根据温度变化而变化。

    Bias circuit and method of fabricating semiconductor device
    2.
    发明授权
    Bias circuit and method of fabricating semiconductor device 有权
    偏置电路及制造半导体器件的方法

    公开(公告)号:US06407617B1

    公开(公告)日:2002-06-18

    申请号:US09714131

    申请日:2000-11-17

    IPC分类号: H03K301

    CPC分类号: H03F1/302 G05F3/205

    摘要: The invention provides a bias circuit for suppressing change with temperature of an idle current of a power transistor and a semiconductor device including the bias circuit. The bias circuit includes a first bipolar transistor having an emitter, a base and a collector, and at least one Schottky diode connected to the base of the first bipolar transistor, and the at least one Schottky diode is provided for supplying a base potential for suppressing a collector current of the first bipolar transistor from changing in accordance with temperature change.

    摘要翻译: 本发明提供一种用于抑制功率晶体管的空载电流随温度变化的偏置电路和包括该偏置电路的半导体器件。 偏置电路包括具有发射极,基极和集电极的第一双极晶体管和连接到第一双极晶体管的基极的至少一个肖特基二极管,并且提供至少一个肖特基二极管以提供用于抑制的基极电位 第一双极晶体管的集电极电流根据温度变化而变化。

    Nitride semiconductor device and method for fabricating the same
    3.
    发明授权
    Nitride semiconductor device and method for fabricating the same 有权
    氮化物半导体器件及其制造方法

    公开(公告)号:US07898002B2

    公开(公告)日:2011-03-01

    申请号:US11890480

    申请日:2007-08-07

    IPC分类号: H01L21/337 H01L21/335

    摘要: A nitride semiconductor device includes: a substrate; a first nitride semiconductor layer formed over the substrate; a second nitride semiconductor layer formed on the first nitride semiconductor layer and having a larger band gap energy than the first nitride semiconductor layer; a third nitride semiconductor layer formed on the second nitride semiconductor layer and including a p-type nitride semiconductor with at least a single-layer structure; a gate electrode formed on the third nitride semiconductor layer; and a source electrode and a drain electrode formed in regions located on both sides of the gate electrode, respectively. The third nitride semiconductor layer has a thickness greater in a portion below the gate electrode than in a portion below the side of the gate electrode.

    摘要翻译: 氮化物半导体器件包括:衬底; 形成在所述基板上的第一氮化物半导体层; 形成在所述第一氮化物半导体层上并且具有比所述第一氮化物半导体层更大的带隙能量的第二氮化物半导体层; 形成在所述第二氮化物半导体层上并且包括具有至少单层结构的p型氮化物半导体的第三氮化物半导体层; 形成在所述第三氮化物半导体层上的栅极; 以及分别形成在位于栅电极两侧的区域中的源电极和漏电极。 所述第三氮化物半导体层的厚度比所述栅极电极侧的部分的厚度大。

    Schottky barrier diode and diode array
    5.
    发明授权
    Schottky barrier diode and diode array 有权
    肖特基势垒二极管和二极管阵列

    公开(公告)号:US07612426B2

    公开(公告)日:2009-11-03

    申请号:US11272878

    申请日:2005-11-15

    IPC分类号: H01L29/872

    摘要: A Schottky barrier diode includes a first semiconductor layer and a second semiconductor layer successively formed above a semiconductor substrate with a buffer layer formed between the first and second semiconductor layers and the semiconductor substrate. A Schottky electrode and an ohmic electrode spaced from each other are formed on the second semiconductor layer, and a back face electrode is formed on the back face of the semiconductor substrate. The Schottky electrode or the ohmic electrode is electrically connected to the back face electrode through a via penetrating through at least the buffer layer.

    摘要翻译: 肖特基势垒二极管包括在半导体衬底上连续形成的第一半导体层和形成在第一和第二半导体层与半导体衬底之间的缓冲层的第二半导体层。 在第二半导体层上形成有彼此间隔开的肖特基电极和欧姆电极,在半导体基板的背面形成背面电极。 肖特基电极或欧姆电极通过贯穿至少缓冲层的通孔电连接到背面电极。

    Semiconductor device
    6.
    发明授权
    Semiconductor device 有权
    半导体器件

    公开(公告)号:US07605441B2

    公开(公告)日:2009-10-20

    申请号:US11730422

    申请日:2007-04-02

    摘要: A semiconductor device includes: a semiconductor layer made of a group-III nitride semiconductor and having a first surface and a second surface opposed to the first surface; a Schottky electrode formed on the first surface of the semiconductor layer; and an ohmic electrode electrically connected to the second surface of the semiconductor layer. The semiconductor layer has, in at least the upper portion thereof, highly-resistive regions selectively formed to have a high resistance.

    摘要翻译: 半导体器件包括:由III族氮化物半导体制成并具有与第一表面相对的第一表面和第二表面的半导体层; 形成在半导体层的第一表面上的肖特基电极; 以及与半导体层的第二表面电连接的欧姆电极。 半导体层至少在其上部具有选择性地形成为具有高电阻的高电阻区域。

    Semiconductor device
    9.
    发明授权
    Semiconductor device 有权
    半导体器件

    公开(公告)号:US07217960B2

    公开(公告)日:2007-05-15

    申请号:US11325340

    申请日:2006-01-05

    IPC分类号: H01L33/00

    CPC分类号: H01L29/7786 H01L29/2003

    摘要: It is an object of the present invention to provide a semiconductor device, which can simultaneously achieve a normally-off mode of HFET and an improvement in Imax, and further achieve an improvement in gm and a reduction in gate leakage current. In order to keep a thin barrier layer 13 on an operation layer 12 of a substrate 11 directly under a gate electrode for mostly contributing to achieve the normally-off mode and also implement the high Imax, it is configured in such a way that a thickness of the barrier layer 13 can be increased by the semiconductor layer 17 between gate and source regions and between gate and drain regions. It is therefore possible to achieve the normally-off mode and an improvement in Imax as compared with an FET in which a thickness of the barrier layer is designed so as to be uniform. An insulating film 18 with a dielectric constant higher than that of the barrier layer is further inserted between a gate electrode 16 and the barrier layers 13, so that an improvement in gm and a reduction in gate leakage current can be achieved.

    摘要翻译: 本发明的一个目的是提供一种半导体器件,其可以同时实现HFET的常闭模式和改进的最大值,并进一步实现gm的改善 和栅极漏电流的减小。 为了在栅电极正下方的基板11的操作层12上保持薄势垒层13,主要用于实现常关模式并且还实现高I max, 配置成使得栅极和源极区域之间以及栅极和漏极区域之间的半导体层17可以增加阻挡层13的厚度。 因此与阻挡层的厚度被设计为均匀的FET相比,可以实现常关模式和I 的改善。 介电常数高于阻挡层的绝缘膜18进一步插入在栅电极16和阻挡层13之间,从而改善gm和栅极漏电流的减小 可以实现。

    Bipolar transistor and method for fabricating the same
    10.
    发明申请
    Bipolar transistor and method for fabricating the same 审中-公开
    双极晶体管及其制造方法

    公开(公告)号:US20070096151A1

    公开(公告)日:2007-05-03

    申请号:US11602267

    申请日:2006-11-21

    IPC分类号: H01L31/00 H01L29/739

    摘要: A bipolar transistor includes: a first semiconductor layer having an intrinsic base region and an extrinsic base region; and a second semiconductor layer having a portion located on the intrinsic base region to be an emitter region or a collector region. A capacitive film is provided on the extrinsic base region using the same semiconductor material as that for the second semiconductor layer. A base electrode is formed on the first semiconductor layer to cover the capacitive film and the extrinsic base region.

    摘要翻译: 双极晶体管包括:具有本征基极区域和外部基极区域的第一半导体层; 以及第二半导体层,其具有位于本征基极区上的作为发射极区域或集电极区域的部分。 使用与第二半导体层相同的半导体材料在非本征基极区域上提供电容膜。 在第一半导体层上形成基极以覆盖电容膜和外部基极区。