COMPUTE DATAFLOW ARCHITECTURE
    1.
    发明申请

    公开(公告)号:US20210336622A1

    公开(公告)日:2021-10-28

    申请号:US16857090

    申请日:2020-04-23

    Applicant: XILINX, INC.

    Abstract: An example integrated circuit includes an array of circuit tiles; interconnect coupling the circuit tiles in the array, the interconnect including interconnect tiles each having a plurality of connections that include at least a connection to a respective one of the circuit tiles and a connection to at least one other interconnect tile; and a plurality of local crossbars in each of the interconnect tiles, the plurality of local crossbars coupled to form a non-blocking crossbar, each of the plurality of local crossbars including handshaking circuitry for asynchronous communication.

    POWER DELIVERY NETWORK FOR ACTIVE-ON-ACTIVE STACKED INTEGRATED CIRCUITS

    公开(公告)号:US20210143127A1

    公开(公告)日:2021-05-13

    申请号:US16679063

    申请日:2019-11-08

    Applicant: XILINX, INC.

    Abstract: An apparatus includes a first die including a first substrate with first TSVs running through it, a first top metal layer and first chimney stack vias (CSVs) connecting the first TSVs with the first top metal layer. The apparatus further includes an uppermost die including an uppermost substrate and an uppermost top metal layer, and uppermost CSVs connecting the uppermost substrate with the uppermost top metal layer. The first and uppermost dies are stacked face to face, the first TSVs and the first CSVs are mutually aligned, and the dies are configured such that current is delivered to the apparatus from the first TSVs up through the first CSVs, the first and uppermost top metal layers, and the uppermost CSVs.

    BUILDING MULTI-DIE FPGAS USING CHIP-ON-WAFER TECHNOLOGY

    公开(公告)号:US20240429145A1

    公开(公告)日:2024-12-26

    申请号:US18214381

    申请日:2023-06-26

    Applicant: XILINX, INC.

    Abstract: Embodiments herein describe techniques to build multi-die field-programmable gate arrays (FPGAs) using chip-on-wafer (CoW) technology. In an embodiment, FPGA chiplets (i.e., dies) and an interposer substrate include respective hybrid bonding connectors. Metal layers of the interposer substrate are patterned to provide inter-die communications amongst the multiple dies via the hybrid bonding connectors, and the dies communicate with one another via the hybrid bonding connectors using a non-serialized protocol native to the FPGA. The dies may communicate with one another through edge-based hybrid bonding connectors (e.g., in a symmetrical fashion). The metal layers of the interposer substrate may also support intra-die communications (e.g., data, clocks, and/or controls) and/or provide power, clock(s), and/or configuration parameters to the dies via hybrid bonding connectors within central regions of the dies. The IC device may include more than 1000 tracks per millimeter (e.g., more than 1600, 2800, 3500, or greater).

    COMPUTE DATAFLOW ARCHITECTURE
    4.
    发明申请

    公开(公告)号:US20220368330A1

    公开(公告)日:2022-11-17

    申请号:US17876456

    申请日:2022-07-28

    Applicant: XILINX, INC.

    Abstract: An example integrated circuit includes an array of circuit tiles; interconnect coupling the circuit tiles in the array, the interconnect including interconnect tiles each having a plurality of connections that include at least a connection to a respective one of the circuit tiles and a connection to at least one other interconnect tile; and a plurality of local crossbars in each of the interconnect tiles, the plurality of local crossbars coupled to form a non-blocking crossbar, each of the plurality of local crossbars including handshaking circuitry for asynchronous communication.

    CLOCK TREE ROUTING IN A CHIP STACK

    公开(公告)号:US20220197329A1

    公开(公告)日:2022-06-23

    申请号:US17127525

    申请日:2020-12-18

    Applicant: XILINX, INC.

    Inventor: Brian C. GAIDE

    Abstract: Examples described herein generally relate to clock tree routing in a chip stack. In an example, a multi-chip device includes a chip stack. The chip stack includes chips. The chip stack includes a clock tree. In-chip routing of the clock tree is contained within one logical chip of the chip stack. The chip stack includes leaf nodes disposed in respective chips. Each leaf node of the leaf nodes is electrically connected to the clock tree through a respective leaf-level connection bridge. The respective leaf-level connection bridge extends in an out-of-chip direction through a plurality of the chips.

    REDUNDANCY SCHEME FOR MULTI-CHIP STACKED DEVICES

    公开(公告)号:US20200303311A1

    公开(公告)日:2020-09-24

    申请号:US16571788

    申请日:2019-09-16

    Applicant: XILINX, INC.

    Abstract: Some examples described herein relate to redundancy in a multi-chip stacked device. An example described herein is a multi-chip device. The multi-chip device includes a chip stack including vertically stacked chips. Neighboring pairs of the chips are directly connected together. Each of two or more of the chips includes a processing integrated circuit. The chip stack is configurable to operate a subset of functionality of the processing integrated circuits of the two or more of the chips when any portion of the processing integrated circuits is defective.

    MULTI-CHIP STACKED DEVICES
    10.
    发明申请

    公开(公告)号:US20210134760A1

    公开(公告)日:2021-05-06

    申请号:US16672077

    申请日:2019-11-01

    Applicant: XILINX, INC.

    Abstract: Examples described herein generally related to multi-chip devices having vertically stacked chips. In an example, a multi-chip device includes a chip stack. The chip stack includes a base chip and a plurality of interchangeable chips. The base chip is directly bonded to a first one of the plurality of interchangeable chips. Each neighboring pair of the plurality of interchangeable chips is directly bonded together in an orientation with a front side of one chip of the respective neighboring pair directly bonded to a backside of the other chip of the respective neighboring pair. Each of the interchangeable chips has a same processing integrated circuit and a same hardware layout. The chip stack can include a distal chip, which can be directly bonded to a second one of the plurality of interchangeable chips.

Patent Agency Ranking