Elongated via structures
    2.
    发明授权
    Elongated via structures 有权
    通过结构伸长

    公开(公告)号:US08759977B2

    公开(公告)日:2014-06-24

    申请号:US13459785

    申请日:2012-04-30

    IPC分类号: H01L23/48 H01L23/52 H01L29/40

    摘要: An integrated circuit structure includes a plurality of insulator layers (connected to each other) that form a laminated structure. Further included are via openings within each of the insulator layers, and conductive via material within the via openings. The conductive via material within corresponding via openings of adjacent insulator layers are electrically connected to form continuous electrical via paths through the insulator layers between the top surface and the bottom surface of the laminated structure. Within each of the continuous electrical via paths, the via openings are positioned relative to each other to form a diagonal structural path of the conductive via material through the laminated structure. The corresponding via openings of the adjacent insulator layers partially overlap each other. The diagonal structural paths are non-perpendicular to the top surface and the bottom surface.

    摘要翻译: 集成电路结构包括形成层压结构的多个绝缘体层(彼此连接)。 进一步包括在每个绝缘体层内的开口,以及通孔开口内的导电通孔材料。 相邻绝缘体层的对应的通孔内的导电通孔材料电连接以形成通过层压结构的顶表面和底表面之间的绝缘体层的连续的电通路。 在每个连续的电通路中,通孔相对于彼此定位,以形成通过层压结构的导电过孔材料的对角线结构路径。 相邻绝缘体层的相应通孔开始部分重叠。 对角结构路径与顶面和底面非垂直。

    Semiconductor test chip device to mimic field thermal mini-cycles to assess reliability
    3.
    发明授权
    Semiconductor test chip device to mimic field thermal mini-cycles to assess reliability 有权
    半导体测试芯片器件模拟现场热敏小周期来评估可靠性

    公开(公告)号:US08586982B2

    公开(公告)日:2013-11-19

    申请号:US12862844

    申请日:2010-08-25

    IPC分类号: H01L23/58 G01R31/26

    CPC分类号: G01R31/2856 G01R31/2875

    摘要: A semiconductor test device including a plurality of conductive layers, each of the layers comprising integrated circuit devices, a plurality of insulating layers between the conductive layers, a plurality of heat generating structures positioned between the insulating layers and the conductive layers, each of the heat generating structures being sized and positioned to only heat a predetermined limited area of the plurality of layers, a plurality of thermal monitors positioned within each of the plurality of layers, a control unit operatively connected to the heat generating structures and the thermal monitors, the control unit individually cycling the heat generating structures on and off for multiple heat cycles, such that different areas of the layers are treated to different heat cycles.

    摘要翻译: 一种半导体测试装置,包括多个导电层,每个层包括集成电路器件,导电层之间的多个绝缘层,位于绝缘层和导电层之间的多个发热结构,每个热量 产生的结构的大小和位置仅仅加热多个层中的预定限制区域,多个位于多个层中的每一个层内的热监测器,可操作地连接到发热结构和热监测器的控制单元, 单元单独地将发热结构打开和关闭多个热循环,使得不同的层的区域被处理到不同的热循环。

    SEMICONDUCTOR TEST CHIP DEVICE TO MIMIC FIELD THERMAL MINI-CYCLES TO ASSESS RELIABILITY
    5.
    发明申请
    SEMICONDUCTOR TEST CHIP DEVICE TO MIMIC FIELD THERMAL MINI-CYCLES TO ASSESS RELIABILITY 有权
    半导体测试芯片设备到MIMIC领域的热循环以评估可靠性

    公开(公告)号:US20120049874A1

    公开(公告)日:2012-03-01

    申请号:US12862844

    申请日:2010-08-25

    IPC分类号: G01R31/26

    CPC分类号: G01R31/2856 G01R31/2875

    摘要: A semiconductor test device including a plurality of conductive layers, each of the layers comprising integrated circuit devices, a plurality of insulating layers between the conductive layers, a plurality of heat generating structures positioned between the insulating layers and the conductive layers, each of the heat generating structures being sized and positioned to only heat a predetermined limited area of the plurality of layers, a plurality of thermal monitors positioned within each of the plurality of layers, a control unit operatively connected to the heat generating structures and the thermal monitors, the control unit individually cycling the heat generating structures on and off for multiple heat cycles, such that different areas of the layers are treated to different heat cycles.

    摘要翻译: 一种半导体测试装置,包括多个导电层,每个层包括集成电路器件,导电层之间的多个绝缘层,位于绝缘层和导电层之间的多个发热结构,每个热量 产生的结构的大小和位置仅仅加热多个层中的预定限制区域,多个位于多个层中的每一个层内的热监测器,可操作地连接到发热结构和热监测器的控制单元, 单元单独地将发热结构打开和关闭多个热循环,使得不同的层的区域被处理到不同的热循环。

    Packaging identical chips in a stacked structure
    6.
    发明授权
    Packaging identical chips in a stacked structure 有权
    在堆叠结构中包装相同的芯片

    公开(公告)号:US09093445B2

    公开(公告)日:2015-07-28

    申请号:US13219084

    申请日:2011-08-26

    摘要: Methods and structures are provided for packaging identically processed chips in a stacked structure. A latch chain includes a first latch chain, having a single or multiple latches, associated with a first chip. The first latch chain is structured to read data information from the first chip. The latch chain includes a second latch chain, having a single or multiple latches, associated with a second chip. The second latch chain is structured to read data information from the second chip. The first latch chain and the second latch chain are connected to one another such that form a single latch chain that crosses chip boundaries. The first latch chain and the second latch chain are structured to provide identification information for identifying the first chip and the second chip, respectively.

    摘要翻译: 提供了用于在堆叠结构中包装相同处理的芯片的方法和结构。 闩锁链包括与第一芯片相关联的具有单个或多个闩锁的第一闩锁链。 第一锁存链被构造成从第一芯片读取数据信息。 闩锁链包括具有与第二芯片相关联的单个或多个闩锁的第二闩锁链。 第二锁存链被构造成从第二芯片读取数据信息。 第一锁存链和第二锁存链彼此连接,使得形成跨越码片边界的单个锁存链。 第一锁存链和第二锁存链被构造成分别提供用于识别第一芯片和第二芯片的识别信息。

    ELONGATED VIA STRUCTURES
    8.
    发明申请
    ELONGATED VIA STRUCTURES 有权
    通过结构延伸

    公开(公告)号:US20130285251A1

    公开(公告)日:2013-10-31

    申请号:US13459785

    申请日:2012-04-30

    IPC分类号: H01L23/522 H01L21/768

    摘要: An integrated circuit structure comprises a plurality of insulator layers (connected to each other) that form a laminated structure. Further included are via openings within each of the insulator layers, and conductive via material within the via openings. The conductive via material within corresponding via openings of adjacent insulator layers are electrically connected to form continuous electrical via paths through the insulator layers between the top surface and the bottom surface of the laminated structure. Within each of the continuous electrical via paths, the via openings are positioned relative to each other to form a diagonal structural path of the conductive via material through the laminated structure. The corresponding via openings of the adjacent insulator layers partially overlap each other. The diagonal structural paths are non-perpendicular to the top surface and the bottom surface.

    摘要翻译: 集成电路结构包括形成层叠结构的多个绝缘体层(彼此连接)。 进一步包括在每个绝缘体层内的开口,以及通孔开口内的导电通孔材料。 相邻绝缘体层的对应的通孔内的导电通孔材料电连接以形成通过层压结构的顶表面和底表面之间的绝缘体层的连续的电通路。 在每个连续的电通路中,通孔相对于彼此定位,以形成通过层压结构的导电过孔材料的对角线结构路径。 相邻绝缘体层的相应通孔开始部分重叠。 对角结构路径与顶面和底面非垂直。

    PACKAGING IDENTICAL CHIPS IN A STACKED STRUCTURE
    9.
    发明申请
    PACKAGING IDENTICAL CHIPS IN A STACKED STRUCTURE 有权
    在堆叠结构中包装标识牌

    公开(公告)号:US20130049834A1

    公开(公告)日:2013-02-28

    申请号:US13219084

    申请日:2011-08-26

    IPC分类号: H03K3/00

    摘要: Methods and structures are provided for packaging identically processed chips in a stacked structure. A latch chain includes a first latch chain, having a single or multiple latches, associated with a first chip. The first latch chain is structured to read data information from the first chip. The latch chain includes a second latch chain, having a single or multiple latches, associated with a second chip. The second latch chain is structured to read data information from the second chip. The first latch chain and the second latch chain are connected to one another such that form a single latch chain that crosses chip boundaries. The first latch chain and the second latch chain are structured to provide identification information for identifying the first chip and the second chip, respectively.

    摘要翻译: 提供了用于在堆叠结构中包装相同处理的芯片的方法和结构。 闩锁链包括与第一芯片相关联的具有单个或多个闩锁的第一闩锁链。 第一锁存链被构造成从第一芯片读取数据信息。 闩锁链包括具有与第二芯片相关联的单个或多个闩锁的第二闩锁链。 第二锁存链被构造成从第二芯片读取数据信息。 第一锁存链和第二锁存链彼此连接,使得形成跨越码片边界的单个锁存链。 第一锁存链和第二锁存链被构造成分别提供用于识别第一芯片和第二芯片的识别信息。