WAFER LEVEL PACKAGING USING A CATALYTIC ADHESIVE
    1.
    发明申请
    WAFER LEVEL PACKAGING USING A CATALYTIC ADHESIVE 审中-公开
    使用催化粘合剂的水平包装

    公开(公告)号:US20160148893A1

    公开(公告)日:2016-05-26

    申请号:US15009386

    申请日:2016-01-28

    Abstract: Wafer level packaging includes a first layer of a catalytic adhesive on a wafer surface. The catalytic adhesive includes catalytic particles that will reduce electroless copper (Cu) from Cu++ to Cu. Metal traces are formed in trace channels within the first layer of catalytic adhesive. The trace channels extend below a surface of the first layer of the catalytic material. The trace metals traces are also in contact with integrated circuit pads on the surface of the wafer.

    Abstract translation: 晶片级封装包括在晶片表面上的第一层催化粘合剂。 催化粘合剂包括将从Cu ++减少到Cu的无电解铜(Cu)的催化颗粒。 在第一层催化粘合剂内的痕迹通道中形成金属痕迹。 迹线通道在催化材料的第一层的表面下方延伸。 微量金属迹线也与晶片表面上的集成电路焊盘接触。

    Multi-layer circuit board using interposer layer and conductive paste

    公开(公告)号:US10349520B2

    公开(公告)日:2019-07-09

    申请号:US15635201

    申请日:2017-06-28

    Abstract: A multi-layer circuit board is formed by positioning a top sub having traces on at least one side to one or more pairs of composite layers, each composite layer comprising an interposer layer and a sub layer. Each sub layer which is adjacent to an interposer layer having an interconnection aperture, the interconnection aperture positioned adjacent to interconnections having a plated through via or pad on each corresponding sub layer. Each interposer aperture is filled with a conductive paste, and the stack of top sub and one or more pairs of composite layers are placed into a lamination press, the enclosure evacuated, and an elevated temperature and laminated pressure is applied until the conductive paste has melted, connecting the adjacent interconnections, and the boards are laminated together into completed laminated multi-layer circuit board.

    Catalytic laminate with conductive traces formed during lamination

    公开(公告)号:US10827624B2

    公开(公告)日:2020-11-03

    申请号:US15911515

    申请日:2018-03-05

    Abstract: A circuit board is formed from a catalytic laminate having a resin rich surface with catalytic particles dispersed below a surface exclusion depth. Trace channels and apertures are formed into the catalytic laminate, electroless plated with a metal such as copper, filled with a conductive paste containing metallic particles, which are then melted to form traces. In a variation, multiple circuit board layers have channels formed into the surface below the exclusion depth, apertures formed, are electroless plated, and the channels and apertures filled with metal particles. Several such catalytic laminate layers are placed together and pressed together under elevated temperature until the catalytic laminate layers laminate together and metal particles form into traces for a multi-layer circuit board.

    Process for printed circuit boards using backing foil

    公开(公告)号:US10765012B2

    公开(公告)日:2020-09-01

    申请号:US15645921

    申请日:2017-07-10

    Abstract: A method for making a circuit board uses a dielectric core, and at least one thin foil bottom surface with a foil backing of sufficient thickness to absorb heat from a laser drilling operation to prevent the penetration of the thin foil bottom surface during laser drilling. A sequence of steps including a laser drilling step, removing the foil backing step, electroless plating step, patterned resist step, electroplating step, resist strip step, tin plate step, and copper etch step are performed, which provide dot vias of fine linewidth and resolution.

Patent Agency Ranking