Vertical bipolar transistor
    113.
    发明授权
    Vertical bipolar transistor 有权
    垂直双极晶体管

    公开(公告)号:US09570513B2

    公开(公告)日:2017-02-14

    申请号:US14150596

    申请日:2014-01-08

    Abstract: The disclosure relates to an integrated circuit comprising a transistor comprising first and second conduction terminals and a control terminal. The integrated circuit further comprises a stack of a first dielectric layer, a conductive layer, and a second dielectric layer, the first conduction terminal comprising a first semiconductor region formed in the first dielectric layer, the control terminal comprising a second semiconductor region formed in the conductive layer, and the second conduction terminal comprising a third semiconductor region formed in the second dielectric layer.

    Abstract translation: 本公开涉及包括晶体管的集成电路,该晶体管包括第一和第二导电端子以及控制端子。 集成电路还包括第一介电层,导电层和第二介电层的堆叠,第一导电端子包括形成在第一介电层中的第一半导体区域,该控制端子包括形成在第一介电层中的第二半导体区域 导电层,第二导电端子包括形成在第二介电层中的第三半导体区域。

    NON-VOLATILE MEMORY WITH A VARIABLE POLARITY LINE DECODER
    115.
    发明申请
    NON-VOLATILE MEMORY WITH A VARIABLE POLARITY LINE DECODER 有权
    具有可变极性线解码器的非易失性存储器

    公开(公告)号:US20160247572A1

    公开(公告)日:2016-08-25

    申请号:US14964196

    申请日:2015-12-09

    Abstract: The present disclosure relates to a memory including a memory array with at least two rows of memory cells, a first driver coupled to a control line of the first row of memory cells, and a second driver coupled to a control line of the second row of memory cells. The first driver is made in a first well, the second driver is made in a second well electrically insulated from the first well, and the two rows of memory cells are produced in a memory array well electrically insulated from the first and second wells.

    Abstract translation: 本公开涉及包括具有至少两行存储器单元的存储器阵列的存储器,耦合到第一行存储器单元的控制线的第一驱动器和耦合到第二行存储器单元的控制线的第二驱动器 记忆细胞 第一驱动器在第一阱中制造,第二驱动器在与第一阱电绝缘的第二阱中制造,并且两行存储器单元在与第一阱和第二阱良好地电绝缘的存储器阵列中产生。

    PAGE OR WORD-ERASABLE COMPOSITE NON-VOLATILE MEMORY
    117.
    发明申请
    PAGE OR WORD-ERASABLE COMPOSITE NON-VOLATILE MEMORY 有权
    PAGE或WORD-ERASABLE复合非易失性存储器

    公开(公告)号:US20160064089A1

    公开(公告)日:2016-03-03

    申请号:US14795742

    申请日:2015-07-09

    Abstract: A non-volatile memory includes bit lines, a first page-erasable sector including memory cells of a first type, and a second word-erasable or bit-erasable sector including memory cells of a second type. The memory cells of the first type comprise a single floating-gate transistor and the memory cells of the second type comprise a first floating-gate transistor and a second floating-gate transistor the floating gates of which are electrically coupled, the second floating-gate transistor of a memory cell of the second type enabling the memory cell to be individually erased.

    Abstract translation: 非易失性存储器包括位线,包括第一类型的存储器单元的第一可寻址扇区和包括第二类型的存储单元的第二可擦除或可位可擦除扇区。 第一类型的存储单元包括单个浮栅晶体管,并且第二类型的存储单元包括第一浮栅晶体管和浮置栅电耦合的第二浮栅晶体管,第二浮栅 第二种类型的存储器单元的晶体管使得能够单独地擦除存储单元。

    Method of manufacturing a non-volatile memory
    120.
    发明授权
    Method of manufacturing a non-volatile memory 有权
    制造非易失性存储器的方法

    公开(公告)号:US09012961B2

    公开(公告)日:2015-04-21

    申请号:US14148257

    申请日:2014-01-06

    Abstract: The disclosure relates to a method of manufacturing vertical gate transistors in a semiconductor substrate, comprising implanting, in the depth of the substrate, a doped isolation layer, to form a source region of the transistors; forming, in the substrate, parallel trench isolations and second trenches perpendicular to the trench isolations, reaching the isolation layer, and isolated from the substrate by a first dielectric layer; depositing a first conductive layer on the surface of the substrate and in the second trenches; etching the first conductive layer to form the vertical gates of the transistors, and vertical gate connection pads between the extremity of the vertical gates and an edge of the substrate, while keeping a continuity zone in the first conductive layer between each connection pad and a vertical gate; and implanting doped regions on each side of the second trenches, to form drain regions of the transistors.

    Abstract translation: 本公开涉及在半导体衬底中制造垂直栅极晶体管的方法,包括在衬底的深度中注入掺杂的隔离层,以形成晶体管的源极区域; 在衬底中形成垂直于沟槽隔离的平行沟槽隔离和第二沟槽,到达隔离层,并通过第一介电层与衬底隔离; 在所述衬底的表面和所述第二沟槽中沉积第一导电层; 蚀刻第一导电层以形成晶体管的垂直栅极,以及在垂直栅极的末端和衬底的边缘之间的垂直栅极连接焊盘,同时在每个连接焊盘和垂直栅极之间的第一导电层中保持连续区域 门; 以及在所述第二沟槽的每一侧上注入掺杂区域,以形成所述晶体管的漏极区域。

Patent Agency Ranking