Multiple Fin heights with dielectric isolation

    公开(公告)号:US10068810B1

    公开(公告)日:2018-09-04

    申请号:US15697661

    申请日:2017-09-07

    Abstract: A method of forming semiconductor fins having different fin heights and which are dielectrically isolated from an underlying semiconductor substrate. The fins may be formed by etching an active epitaxial layer that is disposed over the substrate. An intervening sacrificial epitaxial layer may be used to template growth of the active epitaxial layer, and is then removed and backfilled with an isolation dielectric layer. The isolation dielectric layer may be disposed between bottom surfaces of the fins and the substrate, and may be deposited, for example, following the etching process used to define the fins. Within different regions of the substrate, dielectrically isolated fins of different heights may have substantially co-planar top surfaces.

    Dimension-controlled via formation processing
    12.
    发明授权
    Dimension-controlled via formation processing 有权
    尺寸控制通过形成处理

    公开(公告)号:US09305832B2

    公开(公告)日:2016-04-05

    申请号:US14315659

    申请日:2014-06-26

    Abstract: Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.

    Abstract translation: 提供了用于在电路结构上的尺寸控制的通孔形成的方法,包括在多个相邻的导电结构上。 所述方法包括例如在电路结构之上提供图案化的多层堆叠结构,所述堆叠结构包括至少一层,以及在所述至少一层上方的图案转移层,所述图案转移层被图案化 至少有一个通孔; 在所述至少一个通孔开口内提供侧壁间隔层,以形成至少一个尺寸控制的通孔开口; 以及使用所述至少一个尺寸控制的通孔开口蚀刻穿过所述堆叠结构的所述至少一个层,以便于在所述电路结构上提供通孔。 在一个实施方案中,堆叠结构包括设置在电介质层和平坦化层之间的图案化硬掩模层内的沟槽开口,并且通孔部分地自对准沟槽。

    PLANAR METROLOGY PAD ADJACENT A SET OF FINS IN A FIN FIELD EFFECT TRANSISTOR DEVICE
    13.
    发明申请
    PLANAR METROLOGY PAD ADJACENT A SET OF FINS IN A FIN FIELD EFFECT TRANSISTOR DEVICE 审中-公开
    平面计量垫附件在场效应晶体管器件中的一组FINS

    公开(公告)号:US20150348913A1

    公开(公告)日:2015-12-03

    申请号:US14818039

    申请日:2015-08-04

    Abstract: Approaches for providing a planar metrology pad adjacent a set of fins of a fin field effect transistor (FinFET) device are disclosed. A previously deposited amorphous carbon layer can be removed from over a mandrel that has been previously formed on a subset of a substrate, such as using a photoresist. A pad hardmask can be formed over the mandrel on the subset of the substrate. This formation results in the subset of the substrate having the pad hardmask covering the mandrel thereon and the remainder of the substrate having the amorphous carbon layer covering the mandrel thereon. This amorphous carbon layer can be removed from over the mandrel on the remainder of the substrate, allowing a set of fins to be formed therein while the amorphous carbon layer keeps the set of fins from being formed in the portion of the substrate that it covers.

    Abstract translation: 公开了一种用于提供与翅片场效应晶体管(FinFET)器件的一组翅片相邻的平面计量垫的方法。 先前沉积的非晶碳层可以从预先形成在基底的子集上的心轴上去除,例如使用光致抗蚀剂。 衬垫硬掩模可以在衬底的子集上的心轴上形成。 这种形成导致衬底的子集具有覆盖其上的心轴的衬垫硬掩模,并且具有覆盖其上的心轴的无定形碳层的衬底的其余部分。 该无定形碳层可以在基体的其余部分上从心轴上除去,允许在其中形成一组翅片,而无定形碳层保持该组翅片不会形成在其所覆盖的基底部分中。

    Metal-insulator-metal capacitors with enlarged contact areas

    公开(公告)号:US10446483B2

    公开(公告)日:2019-10-15

    申请号:US15872589

    申请日:2018-01-16

    Abstract: Structures that include a metal-insulator-metal (MIM) capacitor and methods for fabricating a structure that includes a MIM capacitor. The MIM capacitor includes a first electrode, a second electrode, and a third electrode. A conductive via is arranged in a via opening extending in a vertical direction through at least the first electrode. The first electrode has a surface arranged inside the via opening in a plane transverse to the vertical direction, and the conductive via contacts the first electrode over an area of the surface.

    Inhibiting diffusion of elements between material layers of a layered circuit structure
    16.
    发明授权
    Inhibiting diffusion of elements between material layers of a layered circuit structure 有权
    阻止元件在分层电路结构的材料层之间的扩散

    公开(公告)号:US09502232B2

    公开(公告)日:2016-11-22

    申请号:US14321866

    申请日:2014-07-02

    CPC classification number: H01L21/02164 H01L21/02216 H01L21/02274 H01L21/321

    Abstract: Methods for fabricating a layered circuit structure are provided, which include, for instance: depositing a first material layer above a substrate, the first material layer having an oxidized upper surface; providing a second material layer over the oxidized upper surface of the first material layer; and inhibiting diffusion of one or more elements from the oxidized upper surface of the first material layer into either the first material layer or the second material layer during the providing of the second material layer over the oxidized upper surface of the first material layer. The inhibiting may include one or more of modifying a characteristic(s) of the first material layer, forming a protective layer over the oxidized upper surface of the first material layer, or altering at least one process parameter employed in providing the second material layer.

    Abstract translation: 提供了一种用于制造分层电路结构的方法,其包括例如:在衬底上沉积第一材料层,第一材料层具有氧化的上表面; 在所述第一材料层的氧化的上表面上提供第二材料层; 并且在第二材料层在第一材料层的氧化的上表面上提供第二材料层期间,抑制一个或多个元件从第一材料层的氧化的上表面扩散到第一材料层或第二材料层中。 抑制可以包括一个或多个修饰第一材料层的特征,在第一材料层的氧化的上表面上形成保护层,或改变在提供第二材料层中使用的至少一个工艺参数。

    Processes for preparing integrated circuits with improved source/drain contact structures and integrated circuits prepared according to such processes
    17.
    发明授权
    Processes for preparing integrated circuits with improved source/drain contact structures and integrated circuits prepared according to such processes 有权
    用于制备具有改进的源极/漏极接触结构的集成电路的工艺以及根据这些工艺制备的集成电路

    公开(公告)号:US09466701B2

    公开(公告)日:2016-10-11

    申请号:US14244261

    申请日:2014-04-03

    Abstract: Processes for preparing an integrated circuit for contact landing, processes for fabricating an integrated circuit, and integrated circuits prepared according to these processes are provided herein. An exemplary process for preparing an integrated circuit for contact landing includes providing a semiconductor structure that includes a transistor with source and drain regions, wherein at least one of the source and drain regions has a shaped contact structure overlaid with a contact etch stop layer and a pre-metal dielectric material. The pre-metal dielectric material is removed with one or more anisotropic etches, including at least one anisotropic etch selective to the pre-metal dielectric material. And, the contact etch stop layer overlaying the shaped contact structure is removed with a third anisotropic etch selective to the contact etch stop layer material to expose the shaped contact structure.

    Abstract translation: 本文提供了用于制备用于接触着陆的集成电路,用于制造集成电路的工艺,以及根据这些工艺制备的集成电路的工艺。 用于制备用于接触着陆的集成电路的示例性方法包括提供包括具有源区和漏区的晶体管的半导体结构,其中源极和漏极区中的至少一个具有覆盖有接触蚀刻停止层的成形接触结构和 预金属介电材料。 用一种或多种各向异性蚀刻去除预金属介电材料,包括对前金属介电材料选择性的至少一种各向异性蚀刻。 并且,用接触蚀刻停止层材料选择性的第三各向异性蚀刻去除覆盖成形接触结构的接触蚀刻停止层,以露出成形的接触结构。

Patent Agency Ranking