Method for etching target layer of semiconductor device in etching apparatus
    11.
    发明授权
    Method for etching target layer of semiconductor device in etching apparatus 有权
    蚀刻装置中的半导体装置的目标层的蚀刻方法

    公开(公告)号:US09087793B2

    公开(公告)日:2015-07-21

    申请号:US14103681

    申请日:2013-12-11

    Abstract: A method for etching a target layer of a semiconductor device in an etching apparatus is provided. To form an element, the method includes forming a photoresist pattern on the target layer of the semiconductor device, in which the photoresist pattern has an after-develop-inspection critical dimension (ADI CD). A target after-etch-inspection critical dimension (AEI CD) of the element is provided, as well as a trim time of the target layer. The etching apparatus is provided and a formation time of a protective layer on an inner wall of the etching apparatus is determined based on the ADI CD, the target AEI CD and the trim time. The protective layer for the predetermined formation time is formed to perform a trimming process on the target layer for the trim time by using the photoresist pattern as a mask, so as to form the element.

    Abstract translation: 提供了一种在蚀刻装置中蚀刻半导体器件的目标层的方法。 为了形成元件,该方法包括在半导体器件的目标层上形成光致抗蚀剂图案,其中光致抗蚀剂图案具有显影后检查临界尺寸(ADI CD)。 提供元件的目标蚀刻后检查临界尺寸(AEI CD),以及目标层的修剪时间。 提供蚀刻装置,并且基于ADI CD,目标AEI CD和修剪时间确定蚀刻装置的内壁上的保护层的形成时间。 形成预定形成时间的保护层,通过使用光致抗蚀剂图案作为掩模,对目标层进行修整时间的修整处理,以形成元件。

    SRAM cell word line structure with reduced RC effects

    公开(公告)号:US12245412B2

    公开(公告)日:2025-03-04

    申请号:US18362786

    申请日:2023-07-31

    Abstract: A device includes first and second gate electrodes, a word line and a first metal island. The first gate electrode corresponds to transistors of a memory cell. The second gate electrode is separated from the first gate electrode and corresponds to the transistors. The word line is coupled to the memory cell and located between the first and the second gate electrodes. The first metal island is configured to couple a first power supply to the memory cell. A first boundary of the first metal island is located between first and second boundaries of the first gate electrode and is located between first and second boundaries of the word line, and each of the first boundary of the first gate electrode and the first boundary of the word line is located between first and second boundaries of the first metal island.

    Memory cell
    19.
    发明授权

    公开(公告)号:US10964389B2

    公开(公告)日:2021-03-30

    申请号:US16911049

    申请日:2020-06-24

    Abstract: A cell structure is disclosed. The cell structure includes a first unit comprising a first group of transistors and a first data latch, a second unit comprising a second group of transistors and a second data latch a read port unit comprising a plurality of p-type transistors, a search line and a complementary search line, the search line and the complementary search line function as input of the cell structure, and a master line, the master line functions as an output of the cell structure, the first unit is coupled to the second unit, both the first and the second units are coupled to the read port unit. According to some embodiments, the first data latch comprises a first and a second p-type transistors, a first and a second n-type transistors.

    Variation tolerant read assist circuit for SRAM

    公开(公告)号:US10832765B2

    公开(公告)日:2020-11-10

    申请号:US16376640

    申请日:2019-04-05

    Abstract: A read assist circuit is disclosed that selectively provides read assistance to a number of memory cells during a read operation of the number of memory cells. The read assist circuit includes a voltage divider circuit and a number of write line driver circuits. The voltage divider circuit is configured to voltage-divide a power supply voltage and provide a source write line voltage at an output of the voltage divider circuit to the number of write line driver circuits. Each write line driver circuit is configured to receive the source write line voltage and selectively apply the source write line voltage to a corresponding write line according to a corresponding individual enable signal that controls each write driver circuit. Further, each write line driver circuit is coupled to a corresponding memory cell of the number of memory cells via the corresponding write line so that the corresponding write line provides a corresponding write line voltage to provide read assistance during the read operation.

Patent Agency Ranking