SEMICONDUCTOR DEVICE HAVING METAL GATE AND MANUFACTURING METHOD THEREOF
    21.
    发明申请
    SEMICONDUCTOR DEVICE HAVING METAL GATE AND MANUFACTURING METHOD THEREOF 有权
    具有金属门的半导体器件及其制造方法

    公开(公告)号:US20150332976A1

    公开(公告)日:2015-11-19

    申请号:US14811814

    申请日:2015-07-28

    Abstract: A manufacturing method of semiconductor devices having metal gate includes following steps. A substrate having a first semiconductor device and a second semiconductor device formed thereon is provided. The first semiconductor device includes a first gate trench and the second semiconductor device includes a second gate trench. A first work function metal layer is formed in the first gate trench and the second gate trench. A portion of the first work function metal layer is removed from the second gate trench. A second work function metal layer is formed in the first gate trench and the second gate trench. The second work function metal layer and the first work function metal layer include the same metal material. A third work function metal layer and a gap-filling metal layer are sequentially formed in the first gate trench and the second gate trench.

    Abstract translation: 具有金属栅极的半导体器件的制造方法包括以下步骤。 提供了具有形成在其上的第一半导体器件和第二半导体器件的衬底。 第一半导体器件包括第一栅极沟槽,第二半导体器件包括第二栅极沟槽。 在第一栅极沟槽和第二栅极沟槽中形成第一功函数金属层。 第一功函数金属层的一部分从第二栅极沟槽去除。 在第一栅极沟槽和第二栅极沟槽中形成第二功函数金属层。 第二功函数金属层和第一功函数金属层包括相同的金属材料。 在第一栅极沟槽和第二栅极沟槽中依次形成第三功函数金属层和间隙填充金属层。

    Method of forming shallow trench isolation structure
    23.
    发明授权
    Method of forming shallow trench isolation structure 有权
    形成浅沟槽隔离结构的方法

    公开(公告)号:US09105685B2

    公开(公告)日:2015-08-11

    申请号:US13941208

    申请日:2013-07-12

    Abstract: A method of forming a shallow trench isolation structure is disclosed. Hard mask patterns are formed on a substrate. A portion of the substrate is removed, using the hard mask patterns as a mask, to form first trenches in the substrate, wherein a fin is disposed between the neighboring first trenches. A filling layer is formed in the first trenches. A patterned mask layer is formed on the filling layer. A portion of the filling layer and a portion of the fins are removed, using the patterned mask layer as a mask, to form second trenches in the substrate. A first insulating layer is formed on the substrate filling in the second trenches.

    Abstract translation: 公开了形成浅沟槽隔离结构的方法。 在基板上形成硬掩模图案。 使用硬掩模图案作为掩模去除衬底的一部分,以在衬底中形成第一沟槽,其中翅片设置在相邻的第一沟槽之间。 在第一沟槽中形成填充层。 在填充层上形成图案化掩模层。 使用图案化掩模层作为掩模,去除填充层的一部分和散热片的一部分,以在衬底中形成第二沟槽。 在填充在第二沟槽中的衬底上形成第一绝缘层。

    SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
    24.
    发明申请
    SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF 有权
    半导体结构及其制造方法

    公开(公告)号:US20150200192A1

    公开(公告)日:2015-07-16

    申请号:US14153079

    申请日:2014-01-13

    Abstract: The present invention provides a semiconductor structure, including a substrate, having a dielectric layer disposed thereon, a first device region and a second device region defined thereon, at least one first trench disposed in the substrate within the first device region, at least one second trench and at least one third trench disposed in the substrate within the second device region, a work function layer, disposed in the second trench and the third trench, wherein the work function layer partially covers the sidewall of the second trench, and entirely covers the sidewall of the third trench, and a first material layer, disposed in the second trench and the third trench, wherein the first material layer covers the work function layer disposed on partial sidewall of the second trench, and entirely covers the work function layer disposed on the sidewall of the third trench.

    Abstract translation: 本发明提供一种半导体结构,包括其上设置有介电层的基板,限定在其上的第一器件区域和第二器件区域,设置在第一器件区域内的衬底中的至少一个第一沟槽,至少一个第二 沟槽和设置在第二器件区域内的衬底中的至少一个第三沟槽,设置在第二沟槽和第三沟槽中的功函数层,其中功函数层部分地覆盖第二沟槽的侧壁,并且完全覆盖 第三沟槽的侧壁和设置在第二沟槽和第三沟槽中的第一材料层,其中第一材料层覆盖设置在第二沟槽的部分侧壁上的功函数层,并且完全覆盖设置在第二沟槽上的功函数层 第三沟槽的侧壁。

    Semiconductor process
    25.
    发明授权
    Semiconductor process 有权
    半导体工艺

    公开(公告)号:US09070710B2

    公开(公告)日:2015-06-30

    申请号:US13912218

    申请日:2013-06-07

    CPC classification number: H01L29/66545 H01L29/6656 H01L29/66795 H01L29/7848

    Abstract: A semiconductor process includes the following steps. A substrate is provided. At least a fin-shaped structure is formed on the substrate and a gate structure partially overlapping the fin-shaped structure is formed. Subsequently, a dielectric layer is blanketly formed on the substrate, and a part of the dielectric layer is removed to form a first spacer on the fin-shaped structure and a second spacer besides the fin-shaped structure. Furthermore, the second spacer and a part of the fin-shaped structure are removed to form at least a recess at a side of the gate structure, and an epitaxial layer is formed in the recess.

    Abstract translation: 半导体工艺包括以下步骤。 提供基板。 至少在基板上形成翅片状结构,形成与翅片状结构部分重叠的栅极结构。 随后,在衬底上覆盖地形成电介质层,除去电介质层的一部分,以在鳍状结构上形成第一间隔物,除了鳍状结构之外还形成第二间隔物。 此外,去除第二间隔件和鳍状结构的一部分以在栅极结构的一侧形成至少一个凹部,并且在凹部中形成外延层。

    METHOD FOR FORMING A SEMICONDUCTOR STRUCTURE
    26.
    发明申请
    METHOD FOR FORMING A SEMICONDUCTOR STRUCTURE 有权
    形成半导体结构的方法

    公开(公告)号:US20150147874A1

    公开(公告)日:2015-05-28

    申请号:US14088445

    申请日:2013-11-25

    CPC classification number: H01L21/823431 H01L21/265 H01L21/3086 H01L29/6681

    Abstract: The present invention provides a manufacturing method for forming a semiconductor structure, in which first, a substrate is provided, a hard mask is disposed on the substrate, the hard mask is then patterned to form a plurality of fin hard masks and a plurality of dummy fin hard masks, afterwards, a pattern transferring process is performed, to transfer the patterns of the fin hard masks and the fin hard masks into the substrate, so as to form a plurality of fin groups and a plurality of dummy fins. Each dummy fin is disposed on the end side of one fin group, and a fin cut process is performed, to remove each dummy fin.

    Abstract translation: 本发明提供一种用于形成半导体结构的制造方法,其中首先设置基板,在基板上设置硬掩模,然后将硬掩模图案化以形成多个散热片硬掩模和多个虚拟 翅片硬掩模,然后进行图案转印处理,将翅片硬掩模和翅片硬掩模的图案转移到基板中,以形成多个翅片组和多个虚拟翅片。 每个假翅片设置在一个翅片组的端侧,并进行翅片切割处理,以去除每个假翅片。

    Manufacturing method for semiconductor device having metal gate
    27.
    发明授权
    Manufacturing method for semiconductor device having metal gate 有权
    具有金属栅极的半导体器件的制造方法

    公开(公告)号:US09024393B2

    公开(公告)日:2015-05-05

    申请号:US14140546

    申请日:2013-12-26

    Abstract: A manufacturing method for semiconductor device having metal gate includes providing a substrate having a first semiconductor device and a second semiconductor device formed thereon, the first semiconductor device having a first gate trench and the second semiconductor device having a second gate trench; sequentially forming a high dielectric constant (high-k) gate dielectric layer and a multiple metal layer on the substrate; forming a first work function metal layer in the first gate trench; performing a first pull back step to remove a portion of the first work function metal layer from the first gate trench; forming a second work function metal layer in the first gate trench and the second gate trench; and performing a second pull back step to remove a portion of the second work function metal layer from the first gate trench and the second gate trench.

    Abstract translation: 具有金属栅极的半导体器件的制造方法包括提供具有第一半导体器件和形成在其上的第二半导体器件的衬底,所述第一半导体器件具有第一栅极沟槽,所述第二半导体器件具有第二栅极沟槽; 在基板上依次形成高介电常数(高k)栅介质层和多金属层; 在所述第一栅极沟槽中形成第一功函数金属层; 执行第一拉回步骤以从所述第一栅极沟槽去除所述第一功函数金属层的一部分; 在所述第一栅极沟槽和所述第二栅极沟槽中形成第二功函数金属层; 以及执行第二拉回步骤以从所述第一栅极沟槽和所述第二栅极沟槽去除所述第二功函数金属层的一部分。

    Method of forming metal silicide layer
    28.
    发明授权
    Method of forming metal silicide layer 有权
    形成金属硅化物层的方法

    公开(公告)号:US09006072B2

    公开(公告)日:2015-04-14

    申请号:US13802812

    申请日:2013-03-14

    Abstract: A method of forming a metal silicide layer includes the following steps. At first, at least a gate structure, at least a source/drain region and a first dielectric layer are formed on a substrate, and the gate structure is aligned with the first dielectric layer. Subsequently, a cap layer covering the gate structure is formed, and the cap layer does not overlap the first dielectric layer and the source/drain region. Afterwards, the first dielectric layer is removed to expose the source/drain region, and a metal silicide layer totally covering the source/drain region is formed.

    Abstract translation: 形成金属硅化物层的方法包括以下步骤。 首先,在基板上形成至少栅极结构,至少源极/漏极区域和第一电介质层,并且栅极结构与第一电介质层对准。 随后,形成覆盖栅极结构的覆盖层,并且覆盖层不与第一介电层和源极/漏极区重叠。 然后,去除第一电介质层以暴露源极/漏极区域,并且形成完全覆盖源极/漏极区域的金属硅化物层。

    Semiconductor device having metal gate and manufacturing method thereof
    29.
    发明授权
    Semiconductor device having metal gate and manufacturing method thereof 有权
    具有金属栅极的半导体器件及其制造方法

    公开(公告)号:US08999830B2

    公开(公告)日:2015-04-07

    申请号:US14135520

    申请日:2013-12-19

    CPC classification number: H01L29/78 H01L21/823842 H01L21/82385 H01L29/66545

    Abstract: A method of manufacturing a semiconductor device having metal gate includes providing a substrate having a first transistor and a second transistor formed thereon, the first transistor having a first gate trench formed therein, forming a first work function metal layer in the first gate trench, forming a sacrificial masking layer in the first gate trench, removing a portion of the sacrificial masking layer to expose a portion of the first work function metal layer, removing the exposed first function metal layer to form a U-shaped work function metal layer in the first gate trench, and removing the sacrificial masking layer. The first transistor includes a first conductivity type and the second transistor includes a second conductivity type. The first conductivity type and the second conductivity type are complementary.

    Abstract translation: 一种制造具有金属栅极的半导体器件的方法包括:提供具有形成在其上的第一晶体管和第二晶体管的衬底,所述第一晶体管具有形成在其中的第一栅极沟槽,在所述第一栅极沟槽中形成第一功函数金属层, 在第一栅极沟槽中的牺牲掩模层,去除牺牲掩模层的一部分以暴露第一功函数金属层的一部分,去除暴露的第一功能金属层,以在第一栅极沟槽中的第一栅极沟槽中形成U形功函数金属层 栅极沟槽,以及去除牺牲掩模层。 第一晶体管包括第一导电类型,第二晶体管包括第二导电类型。 第一导电类型和第二导电类型是互补的。

Patent Agency Ranking