-
公开(公告)号:US10446395B1
公开(公告)日:2019-10-15
申请号:US15950364
申请日:2018-04-11
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Xiaohan Wang , Qiang Fang , Zhiguo Sun , Jinping Liu , Hui Zang
IPC: H01L21/033 , H01L23/522 , H01L21/768 , H01L23/528
Abstract: Methods of self-aligned multiple patterning and structures formed by self-aligned multiple patterning. A mandrel line is patterned from a first mandrel layer disposed on a hardmask and a second mandrel layer disposed over the first mandrel layer. A first section of the second mandrel layer of the mandrel line is removed to expose a first section of the first mandrel layer. The first section of the first mandrel layer is masked, and the second sections of the second mandrel layer and the underlying second portions of the first mandrel layer are removed to expose first portions of the hardmask. The first portions of the hardmask are then removed with an etching process to form a trench in the hardmask. A second portion of the hardmask is masked by the first portion of the first mandrel layer during the etching process to form a cut in the trench.
-
342.
公开(公告)号:US20190296108A1
公开(公告)日:2019-09-26
申请号:US16437440
申请日:2019-06-11
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hui Zang , Min-Hwa Chi
IPC: H01L29/08 , H01L29/78 , H01L21/768 , H01L29/417 , H01L27/088 , H01L29/66
Abstract: A device includes a first gate structure positioned above an active region defined in a semiconducting substrate. A first spacer is positioned adjacent the first gate structure. First conductive source/drain contact structures are positioned adjacent the first gate structure and separated from the first gate structure by the first spacer. A first recessed portion of the first conductive source/drain contact structures is positioned at a first axial position along the first gate structure. A second recessed portion of the first conductive source/drain contact structures is positioned at a second axial position along the gate structure. A dielectric cap layer is positioned above the first and second recessed portions. A first conductive contact contacts the first gate structure in the first axial position. The dielectric cap layer above the first recessed portion is positioned adjacent the first conductive contact.
-
公开(公告)号:US10424584B2
公开(公告)日:2019-09-24
申请号:US16186781
申请日:2018-11-12
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hui Zang , Manfred Eller
IPC: H01L27/108 , H01L29/78 , H01L21/8234 , H01L27/06 , H01L27/088
Abstract: A semiconductor memory device includes, for example, a substrate having a fin having a web portion extending from the substrate and a first overhanging fin portion extending outward from the web portion and spaced from the substrate, the fin comprising a source/drain region in the web portion of the fin, a first source/drain region in the first overhanging fin portion, an isolation material surrounding the web portion and disposed under the first overhanging fin portion of the fin, an upper surface of the isolation material being below an upper surface of the fin, a first gate disposed over the fin between the source/drain region in the web portion of the fin and the first source/drain region in the first overhanging fin portion of the fin, and a capacitor operably electrically connected to the first source/drain region in the first overhanging fin portion.
-
344.
公开(公告)号:US10418272B1
公开(公告)日:2019-09-17
申请号:US15976326
申请日:2018-05-10
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jiehui Shu , Garo Jacques Derderian , Hui Zang , John Zhang , Haigou Huang , Jinping Liu
IPC: H01L21/02 , H01L21/762 , H01L21/8238 , H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78 , H01L27/092
Abstract: At least one method, apparatus and system providing semiconductor devices with relatively short gate heights but without a relatively high risk of contact-to-gate shorts. In embodiments, the method, apparatus, and system may provide contact formation by way of self-aligned contact processes.
-
公开(公告)号:US10403734B2
公开(公告)日:2019-09-03
申请号:US15656542
申请日:2017-07-21
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Haigou Huang
IPC: H01L29/51 , H01L29/78 , H01L29/66 , H01L29/49 , H01L21/762
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to semiconductor device with reduced gate height budget and methods of manufacture. The method includes: forming a plurality of gate structures on a substrate; recessing material of the plurality of gate structures to below a surface of an insulator material; forming trenches in the insulator material and underlying material adjacent to sidewalls of the plurality of gate structures; and filling the recesses and trenches with a capping material.
-
346.
公开(公告)号:US10396155B2
公开(公告)日:2019-08-27
申请号:US15709671
申请日:2017-09-20
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hui Zang , Min-Hwa Chi
IPC: H01L29/08 , H01L27/088 , H01L21/768 , H01L29/78
Abstract: A method includes forming a device above an active region defined in a semiconducting substrate. The device includes a first gate structure, a first spacer formed adjacent the first gate structure, and first conductive source/drain contact structures positioned adjacent the first gate structure and separated from the first gate structure by the first spacer. A first portion of the first conductive source/drain contact structures is recessed at a first axial position along the first gate structure to define a first cavity. A second portion of the first conductive source/drain contact structures is recessed at a second axial position along the gate structure to define a second cavity. A dielectric cap layer is formed in the first and second cavities. A first conductive contact contacting the first gate structure in the first axial position is formed.
-
公开(公告)号:US10373875B1
公开(公告)日:2019-08-06
申请号:US15928783
申请日:2018-03-22
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Daniel Jaeger , Chanro Park , Laertis Economikos , Haiting Wang , Hui Zang
IPC: H01L21/8234 , H01L29/66 , H01L27/088 , H01L21/311 , H01L21/762
Abstract: Methods of fabricating structures that include contacts coupled with a source/drain region of a field-effect transistor. Source/drain regions are formed adjacent to a temporary gate structure. In one process, a sacrificial layer is disposed over the source/drain regions and a dielectric pillar is formed in the sacrificial layer between the source/drain regions, followed by deposition of a fill material, replacement of the temporary gate structure with a functional gate structure, and removal of the fill material. In another process, the fill material is formed first and the temporary gate structure is replaced by a functional gate structure; following removal of the fill material, a sacrificial layer is disposed over the source/drain regions and a dielectric pillar is formed in the sacrificial layer between the source/drain regions. A conductive layer having separate portions contacting the separate source/drain regions is formed, with the dielectric pillar separating the portions of the conductive layer.
-
公开(公告)号:US20190221661A1
公开(公告)日:2019-07-18
申请号:US15869541
申请日:2018-01-12
Applicant: GLOBALFOUNDRIES INC.
Inventor: Wei Zhao , Ming Hao Tang , Haiting Wang , Rui Chen , Yuping Ren , Hui Zang , Scott H. Beasor , Ruilong Xie
IPC: H01L29/78 , H01L29/66 , H01L29/49 , H01L21/265 , H01L27/11 , H01L21/762 , H01L21/3105 , H01L21/28 , H01L29/423
Abstract: A method of forming isolation pillars for a gate structure, the method including: providing a preliminary structure including a substrate having a plurality of fins thereon, an STI formed between adjacent fins, an upper surface of the STIs extending higher than an upper surface of the fins, and a hardmask over the upper surface of the fins and between adjacent STIs; forming a first trench in a first selected STI and between adjacent fins in a gate region, and forming a second trench in a second selected STI and between adjacent fins in a TS region; and filling the first and second trenches with an isolation fill thereby forming a first isolation pillar in the gate region and a second isolation pillar in the TS region, the first and second isolation pillars extending below the upper surface of the STIs.
-
349.
公开(公告)号:US10355101B2
公开(公告)日:2019-07-16
申请号:US16009331
申请日:2018-06-15
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang
IPC: H01L21/8234 , H01L29/66 , H01L29/78 , H01L21/768 , H01L29/423 , H01L29/08
Abstract: Disclosed are embodiments of a semiconductor structure that includes a vertical field effect transistor (VFET). The VFET has a fin-shaped body that includes a semiconductor fin and an isolation fin. The semiconductor fin extends vertically between lower and upper source/drain regions. The isolation fin is adjacent to and in end-to-end alignment with the semiconductor fin. The VFET gate has a main section that wraps around an outer end and opposing sidewalls of the semiconductor fin and an extension section that extends from the main section along at least the opposing sidewalls of a lower portion the isolation fin and, optionally, around an outer end of that lower portion. A gate contact lands on the isolation fin and extends along the opposing sidewalls and, optionally, the outer end of the isolation fin down to the extension section. Also disclosed are method embodiments for forming these structures.
-
公开(公告)号:US20190148492A1
公开(公告)日:2019-05-16
申请号:US15811990
申请日:2017-11-14
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yoong Hooi Yong , Yanping Shen , Hsien-Ching Lo , Xusheng Wu , Joo Tat Ong , Wei Hong , Yi Qi , Dongil Choi , Yongjun Shi , Alina Vinslava , James Psillas , Hui Zang
IPC: H01L29/08 , H01L27/092 , H01L21/8238 , H01L21/02
CPC classification number: H01L29/0847 , H01L21/02576 , H01L21/823814 , H01L21/823821 , H01L27/092 , H01L27/0924 , H01L29/165 , H01L29/6656 , H01L29/7848
Abstract: A semiconductor structure including a source/drain region is disclosed. The source/drain region may include a first epitaxial region along at least one sidewall of the source/drain region having a substantially uniform sidewall thickness. The semiconductor structure may further include a gate structure adjacent and above the source/drain region wherein at least a portion of the first epitaxial region is positioned below a sidewall spacer of the gate structure. A method of forming a source/drain region including a first epitaxial region having a substantially uniform sidewall thickness is disclosed. The method may include forming a trench in a substrate adjacent to a gate structure, forming the first epitaxial region in the trench, forming a spacer material layer on the gate structure and on a portion of the first epitaxial region, and removing a portion of the first epitaxial region using the spacer material layer as a mask.
-
-
-
-
-
-
-
-
-