PRINTED CIRCUIT BOARD AND MANUFACTURING METHOD THEREOF
    33.
    发明申请
    PRINTED CIRCUIT BOARD AND MANUFACTURING METHOD THEREOF 审中-公开
    印刷电路板及其制造方法

    公开(公告)号:US20160044788A1

    公开(公告)日:2016-02-11

    申请号:US14794632

    申请日:2015-07-08

    CPC classification number: H05K1/185 H05K3/4682 H05K2201/0195 H05K2203/1469

    Abstract: There is provided a printed circuit board including: a first insulating layer; a first circuit pattern formed on a first surface of the first insulating layer; an adhesive layer provided on a second surface of the first insulating layer; and an electronic component disposed on the adhesive layer and enclosed by the first insulating layer and a second insulating layer formed on the first insulating layer.

    Abstract translation: 提供一种印刷电路板,包括:第一绝缘层; 形成在所述第一绝缘层的第一表面上的第一电路图案; 设置在所述第一绝缘层的第二表面上的粘合剂层; 以及设置在所述粘合剂层上并被所述第一绝缘层包围的电子部件和形成在所述第一绝缘层上的第二绝缘层。

    EMBEDDED CORELESS SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME
    34.
    发明申请
    EMBEDDED CORELESS SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME 审中-公开
    嵌入式无缝基板及其制造方法

    公开(公告)号:US20150342054A1

    公开(公告)日:2015-11-26

    申请号:US14667001

    申请日:2015-03-24

    Abstract: Embodiments of the invention provide an embedded coreless substrate, and a method for manufacturing the same. According to an embodiment of the present invention, an embedded coreless substrate includes an insulating layer, a conductive pattern including a plurality of circuit pattern layers formed in(on) the insulating layer and a plurality of vias for vertically connecting the circuit pattern layers, and at least one embedded device, which is partially embedded in the insulating layer and an outer circuit pattern layer among the plurality of circuit pattern layers and of which an electrode in an embedded portion is partially or entirely covered with the outer circuit pattern layer to fix the embedded portion, is provided. Further, a method for manufacturing an embedded coreless substrate is provided.

    Abstract translation: 本发明的实施例提供一种嵌入式无芯基板及其制造方法。 根据本发明的实施例,嵌入式无芯基板包括绝缘层,包括形成在绝缘层中的多个电路图案层的导电图案和用于垂直连接电路图案层的多个通孔,以及 部分嵌入绝缘层中的至少一个嵌入式装置和多个电路图案层之中的外部电路图案层,并且其中嵌入部分中的电极部分或全部被外部电路图案层覆盖以将 嵌入式部分。 此外,提供了一种用于制造嵌入式无芯基板的方法。

    SOLDER BALL AND CIRCUIT BOARD INCLUDING THE SAME
    35.
    发明申请
    SOLDER BALL AND CIRCUIT BOARD INCLUDING THE SAME 审中-公开
    焊球和电路板包括它

    公开(公告)号:US20150251278A1

    公开(公告)日:2015-09-10

    申请号:US14448150

    申请日:2014-07-31

    Abstract: A solder ball has a core, an intermediate layer, and a surface layer. In one aspect, the intermediate layer melts at a temperature higher than that of the surface layer. In another aspect, the core is made of a material that maintains a liquid state through a temperature range of from about 20° C. to about 110° C., the intermediate layer is made of a material that maintains a solid state at temperatures up to about 270° C., and the surface layer is made of a material with a melting temperature of about 230° C. to about 270° C. In another aspect, the first metal and the second metal are materials that do not form an intermetallic compound with another material in the solder ball. The solder ball may be used in a circuit board.

    Abstract translation: 焊球具有芯,中间层和表面层。 在一个方面,中间层在高于表面层的温度下熔化。 在另一方面,芯由保持液态在约20℃至约110℃的温度范围内的材料制成,中间层由在高温下保持固态的材料制成 至约270℃,表面层由熔点为约230℃至约270℃的材料制成。在另一方面,第一金属和第二金属是不形成 金属间化合物与焊球中的另一种材料。 焊球可用于电路板。

    SEMICONDUCTOR PACKAGE
    37.
    发明申请

    公开(公告)号:US20190189583A1

    公开(公告)日:2019-06-20

    申请号:US16015815

    申请日:2018-06-22

    Abstract: A semiconductor package includes a core member having a cavity penetrating through first and second surfaces, a semiconductor chip disposed in the cavity and having an active surface having connection, a passive component module disposed in the cavity, including a plurality of passive components and a resin portion encapsulating the plurality of passive components, and having a mounting surface from which connection terminals of the passive components are exposed, a connection member on the second surface and including a redistribution layer connected to the connection pads of the semiconductor chip and connection terminals of some of the plurality of passive components, connection terminals of the others of the plurality of passive components not being connected to the redistribution layer.

    ANTENNA MODULE
    38.
    发明申请
    ANTENNA MODULE 审中-公开

    公开(公告)号:US20190173195A1

    公开(公告)日:2019-06-06

    申请号:US15972905

    申请日:2018-05-07

    Abstract: An antenna module includes a connection member including at least one wiring layer and at least one insulating layer; an integrated circuit (IC) package disposed on a first surface of the connection member; and an antenna package including a plurality of antenna members and a plurality of feed vias, and disposed on a second surface of the connection member, wherein the IC package includes: an IC having an active surface electrically connected to at least one wiring layer and an inactive surface opposing the active surface, and generating the RF signal; a heat sink member disposed on the inactive surface of the IC; and an encapsulant encapsulating at least portions of the IC and the heat sink member.

    FAN-OUT SEMICONDUCTOR PACKAGE MODULE
    39.
    发明申请

    公开(公告)号:US20190013300A1

    公开(公告)日:2019-01-10

    申请号:US15882440

    申请日:2018-01-29

    Abstract: A fan-out semiconductor package module includes: a core member having a first through hole and a second through hole; a semiconductor chip disposed in the first through hole, and having an active surface and an inactive surface opposite the active surface, the active surface having a connection pad disposed thereon; at least one first passive component disposed in the second through hole; a first encapsulant encapsulating the core member encapsulating at least a portion of each of the core member and the at least one first passive component; a second encapsulant encapsulating at least a portion of the inactive surface of the semiconductor chip; and a connection member disposed on the core member, the active surface of the semiconductor chip, and the at least one first passive component, and including a redistribution layer electrically connected to the connection pad and the at least one first passive component.

    FAN-OUT SEMICONDUCTOR PACKAGE
    40.
    发明申请

    公开(公告)号:US20190013282A1

    公开(公告)日:2019-01-10

    申请号:US15807075

    申请日:2017-11-08

    Abstract: A fan-out semiconductor package includes: a support member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having connection pads disposed thereon and an inactive surface opposing the active surface; an encapsulant encapsulating at least portions of the support member and the semiconductor chip; and a connection member disposed on the support member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads. The support member includes a glass plate and an insulating layer connected to the glass plate.

Patent Agency Ranking