Semiconductor device and structure
    432.
    发明授权

    公开(公告)号:US09871034B1

    公开(公告)日:2018-01-16

    申请号:US13731108

    申请日:2012-12-30

    CPC classification number: H01L27/04 H01L27/088

    Abstract: An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between the plurality of first transistors; and a second layer of less than 2 micron thickness, the second layer including a plurality of second single crystal transistors, and the second layer overlying the at least one metal layer; wherein the material composition of at least one of the plurality of second single crystal transistors is substantially different than the material composition of at least one of the plurality of first transistors.

    Semiconductor device and structure
    435.
    发明授权
    Semiconductor device and structure 有权
    半导体器件及结构

    公开(公告)号:US09385058B1

    公开(公告)日:2016-07-05

    申请号:US13803437

    申请日:2013-03-14

    Abstract: An Integrated Circuit device, including: a base wafer including first electronic circuits and a plurality of first single crystal transistors; at least one metal layer; and a second layer including second electronic circuits and a plurality of second single crystal transistors, the second layer overlying the at least one metal layer; the second layer includes a through layer via with a diameter of less than 150 nm; a portion of the first electronic circuits is circumscribed by a first dice lane, and there are no conductive connections to the portion of the first electronic circuits that cross the first dice lane; wherein a portion of the second electronic circuits is circumscribed by a second dice lane, and there are no conductive connections to the portion of the second electronic circuits that cross the second dice lane, and the second dice lane is overlaying and aligned to the first dice lane.

    Abstract translation: 一种集成电路装置,包括:基底晶片,包括第一电子电路和多个第一单晶晶体管; 至少一个金属层; 以及包括第二电子电路和多个第二单晶体晶体管的第二层,所述第二层覆盖所述至少一个金属层; 第二层包括直径小于150nm的贯通层通孔; 第一电子电路的一部分由第一骰子通道限定,并且不与第一电子电路的穿过第一骰子通道的部分的导电连接; 其中所述第二电子电路的一部分由第二骰子通道限定,并且没有与所述第二电子电路的穿过所述第二骰子通道的所述部分的导电连接,并且所述第二骰子通道覆盖并对齐到所述第一骰子 车道。

Patent Agency Ranking