-
公开(公告)号:US20200083164A1
公开(公告)日:2020-03-12
申请号:US16129711
申请日:2018-09-12
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Frank TRUONG , Shivasubramanian BALASUBRAMANIAN , Dilan SENEVIRATNE , Yonggang LI , Sameer PAITAL , Darko GRUJICIC , Rengarajan SHANMUGAM , Melissa WETTE , Srinivas PIETAMBARAM
IPC: H01L23/522 , H01L49/02 , H01L27/01 , H01L21/768 , H01L23/00
Abstract: Embodiments include package substrates and a method of forming the package substrates. A package substrate includes a dielectric having a cavity that has a footprint, a resistor embedded in the cavity of the dielectric, and a plurality of traces on the resistor, where a plurality of surfaces of the resistor are activated surfaces. The resistor may also have a plurality of sidewalls which may be activated sidewalls and tapered. The dielectric may include metallization particles/ions. The resistor may include resistive materials, such as nickel-phosphorus (NiP), aluminum-nitride (AlN), and/or titanium-nitride (TiN). The package substrate may further include a first resistor embedded adjacently to the resistor. The first resistor may have a first footprint of a first cavity that is different than the footprint of the cavity of the resistor. The resistor may have a resistance value that is thus different than a first resistance value of the first resistor.
-
公开(公告)号:US20250106983A1
公开(公告)日:2025-03-27
申请号:US18373457
申请日:2023-09-27
Applicant: Intel Corporation
Inventor: Bohan SHAN , Kyle ARRINGTON , Dingying David XU , Ziyin LIN , Timothy GOSSELIN , Elah BOZORG-GRAYELI , Aravindha ANTONISWAMY , Wei LI , Haobo CHEN , Yiqun BAI , Jose WAIMIN , Ryan CARRAZZONE , Hongxia FENG , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN , Bin MU , Mohit GUPTA , Jeremy D. ECTON , Brandon C. MARIN , Xiaoying GUO , Ashay DANI
Abstract: Embodiments disclosed herein include glass core package substrates with a stiffener. In an embodiment, an apparatus comprises a substrate with a first layer with a first width, where the first layer is a glass layer, a second layer under the first layer, where the second layer has a second width that is smaller than the first width, and a third layer over the first layer, where the third layer has a third width that is smaller than the first width. In an embodiment, the apparatus further comprises a metallic structure with a first portion and a second portion, where the first portion is over a top surface of the substrate and the second portion extends away from the first portion and covers at least a sidewall of the first layer.
-
公开(公告)号:US20240222130A1
公开(公告)日:2024-07-04
申请号:US18091026
申请日:2022-12-29
Applicant: Intel Corporation
Inventor: Shaojiang CHEN , Jeremy D. ECTON , Oladeji FADAYOMI , Hsin-Wei WANG , Changhua LIU , Bin MU , Hongxia FENG , Brandon C. MARIN , Srinivas V. PIETAMBARAM
IPC: H01L21/306 , H01L21/321 , H01L21/48 , H01L21/768
CPC classification number: H01L21/30604 , H01L21/3212 , H01L21/486 , H01L21/7688 , H01L21/76898 , H01L21/268
Abstract: Embodiments disclosed herein include electronic packages and methods of forming electronic packages. In an embodiment, an electronic package comprises a core, where the core comprises glass. In an embodiment, a through glass via (TGV) is provided through a thickness of the core. In an embodiment, the TGV comprises a top surface that is non-planar and includes a symmetric ridge on the non-planar top surface.
-
44.
公开(公告)号:US20240213111A1
公开(公告)日:2024-06-27
申请号:US18088360
申请日:2022-12-23
Applicant: Intel Corporation
Inventor: Mohammad Mamunur RAHMAN , Je-Young CHANG , Jeremy D. ECTON , Rahul N. MANEPALLI , Srinivas V. PIETAMBARAM , Gang DUAN , Brandon C. MARIN , Suddhasattwa NAD
IPC: H01L23/367 , G06F1/20 , H01L23/15 , H01L23/427 , H01L23/473 , H01L23/498
CPC classification number: H01L23/367 , G06F1/20 , H01L23/15 , H01L23/427 , H01L23/473 , H01L23/49816
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a core with a first surface and a second surface opposite from the first surface, and where the core comprises glass. In an embodiment, a channel is disposed into the first surface of the core, and a lid is provided over the channel. In an embodiment, the lid seals the channel between a first end and a second end of the channel.
-
公开(公告)号:US20240178157A1
公开(公告)日:2024-05-30
申请号:US18071257
申请日:2022-11-29
Applicant: Intel Corporation
Inventor: Vinith BEJUGAM , Whitney BRYKS , Brandon C. MARIN , Vishal Bhimrao ZADE , Deniz TURAN , Srinivas V. PIETAMBARAM
IPC: H01L23/00 , H01L23/498
CPC classification number: H01L23/562 , H01L23/49822
Abstract: Embodiments disclosed herein include package substrates. In a particular embodiment, the package substrate comprises a core. The core may be a glass core. In an embodiment, buildup layers are provided over the core, and a shape memory polymer (SMP) is provided over the core.
-
公开(公告)号:US20240111092A1
公开(公告)日:2024-04-04
申请号:US17956757
申请日:2022-09-29
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Gang DUAN , Jeremy D. ECTON , Suddhasattwa NAD , Srinivas V. PIETAMBARAM
Abstract: Embodiments herein relate to systems, apparatuses, techniques for an optical waveguide that includes a plurality of pillar structures that are in an optical path between the optical waveguide and a PIC. In embodiments, the plurality of pillar structures form an evanescent coupling structure that increases the alignment tolerance between the PIC and the optical waveguide. In embodiments, an end of each of the plurality of pillar structures may include a mass of material, such as gold, silver, or copper, that light from the PIC interacts with in a Plasmon effect to focus the light on to the optical waveguide. Other embodiments may be described and/or claimed.
-
47.
公开(公告)号:US20230092242A1
公开(公告)日:2023-03-23
申请号:US17507010
申请日:2021-09-17
Applicant: Intel Corporation
Inventor: Srinivas V. PIETAMBARAM , Sameer PAITAL , Kristof DARMAWIKARTA , Hiroki TANAKA , Brandon C. MARIN , Jeremy D. ECTON , Gang DUAN
IPC: H01L23/15 , H01L21/768
Abstract: Embodiments described herein may be related to apparatuses, processes, and techniques directed to a glass core within a substrate in a package, with one or more through glass vias (TGV) that are filled with a conductive material to electrically couple a first side of the glass core with a second side of the glass layer opposite the first side. A pad, also of conductive material, is electrically and physically coupled with a first and/or second end of the conductive material of the TGV. A layer of dielectric material is between at least a portion of the pad and the surface of the glass core between the pad and the glass core during manufacturing, handling, and/or operation to facilitate a reduction of stress cracks in the glass core. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20230079607A1
公开(公告)日:2023-03-16
申请号:US17473099
申请日:2021-09-13
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Suddhasattwa NAD , Leonel ARANA
IPC: H01L23/538 , H01L23/00 , H01L23/15 , H01L21/48 , H01L21/683
Abstract: Embodiments disclosed herein include electronic packages and methods of assembling such electronic packages. In an embodiment, an electronic package comprises a first layer comprising glass. In an embodiment, conductive pillars are formed through the first layer, and a buildup layer stack is on the first layer. In an embodiment, conductive routing is provided through the buildup layer stack. In an embodiment, a second layer is over a surface of the buildup layer stack opposite from the glass layer.
-
公开(公告)号:US20230077486A1
公开(公告)日:2023-03-16
申请号:US17473111
申请日:2021-09-13
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Brandon C. MARIN , Aleksandar ALEKSOV , Srinivas V. PIETAMBARAM , Leonel ARANA
IPC: H01L23/495 , H01L23/48 , H01L23/15
Abstract: Embodiments disclosed herein include a package substrate. In an embodiment, the package substrate comprises a core with a first surface and a second surface, where the core comprises glass. In an embodiment, a first via is through the core, where the first via comprise a conductive material, and a film over the first surface of the core, where the film is an adhesive. In an embodiment, a second via is through the film, where the second via comprises a conductive material, where the second via contacts the first via. In an embodiment, a centerline of the second via is aligned with a centerline of the first via. In an embodiment, a buildup layer is over the film.
-
公开(公告)号:US20220197044A1
公开(公告)日:2022-06-23
申请号:US17131714
申请日:2020-12-22
Applicant: Intel Corporation
Inventor: Kaveh HOSSEINI , Conor O'KEEFFE , Brandon C. MARIN , Hiroki TANAKA
Abstract: Embodiments described herein may be related to apparatuses, processes, and techniques related to a dual polarization chiplet that may be used by an optical receiver to split multi-polarized light traveling on a single fiber and carrying two or more light signals into two or more fibers each carrying the particular light signal. The dual polarization chiplet may also be used by an optical transmitter to combine multiple light signals to be transmitted onto a single fiber, where each of the multiple light signals are represented by a different polarization of a wavelength on the single fiber. Other embodiments may be described and/or claimed.
-
-
-
-
-
-
-
-
-