-
公开(公告)号:US20250112136A1
公开(公告)日:2025-04-03
申请号:US18374937
申请日:2023-09-29
Applicant: Intel Corporation
Inventor: Bohan SHAN , Jesse JONES , Zhixin XIE , Bai NIE , Shaojiang CHEN , Joshua STACEY , Mitchell PAGE , Brandon C. MARIN , Jeremy D. ECTON , Nicholas S. HAEHN , Astitva TRIPATHI , Yuqin LI , Edvin CETEGEN , Jason M. GAMBA , Jacob VEHONSKY , Jianyong MO , Makoyi WATSON , Shripad GOKHALE , Mine KAYA , Kartik SRINIVASAN , Haobo CHEN , Ziyin LIN , Kyle ARRINGTON , Jose WAIMIN , Ryan CARRAZZONE , Hongxia FENG , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN , Dingying David XU , Hiroki TANAKA , Ashay DANI , Praveen SREERAMAGIRI , Yi LI , Ibrahim EL KHATIB , Aaron GARELICK , Robin MCREE , Hassan AJAMI , Yekan WANG , Andrew JIMENEZ , Jung Kyu HAN , Hanyu SONG , Yonggang Yong LI , Mahdi MOHAMMADIGHALENI , Whitney BRYKS , Shuqi LAI , Jieying KONG , Thomas HEATON , Dilan SENEVIRATNE , Yiqun BAI , Bin MU , Mohit GUPTA , Xiaoying GUO
IPC: H01L23/498 , H01L23/15
Abstract: Embodiments disclosed herein include apparatuses with glass core package substrates. In an embodiment, an apparatus comprises a substrate with a first surface and a second surface opposite from the first surface. A sidewall is between the first surface and the second surface, and the substrate comprises a glass layer. In an embodiment, a via is provided through the substrate between the first surface and the second surface, and the via is electrically conductive. In an embodiment, a layer in contact with the sidewall of the substrate surrounds a perimeter of the substrate.
-
公开(公告)号:US20250112140A1
公开(公告)日:2025-04-03
申请号:US18374609
申请日:2023-09-28
Applicant: Intel Corporation
Inventor: Rahul BHURE , Mitchell PAGE , Joseph PEOPLES , Jieying KONG , Nicholas S. HAEHN , Astitva TRIPATHI , Bainye Francoise ANGOUA , Yosef KORNBLUTH , Daniel ROSALES-YEOMANS , Joshua STACEY , Aaditya Anand CANDADAI , Yonggang Yong LI , Tchefor NDUKUM , Scott COATNEY , Gang DUAN , Jesse JONES , Srinivas Venkata Ramanuja PIETAMBARAM , Dilan SENEVIRATNE , Matthew ANDERSON
IPC: H01L23/498 , H01L23/00 , H01L23/15
Abstract: Embodiments disclosed herein include package substrates with a glass core. In an embodiment, an apparatus comprises a core with a first width, and the core comprises a glass layer. In an embodiment, a via is provided through a thickness of the core, where the via is electrically conductive. In an embodiment, a first layer is provided over the core, where the first layer comprises a second width that is smaller than the first width. In an embodiment, a second layer is provided under the core, where the second layer comprises a third width that is smaller than the first width.
-
公开(公告)号:US20250089156A1
公开(公告)日:2025-03-13
申请号:US18367963
申请日:2023-09-13
Applicant: Intel Corporation
Inventor: Mohamed R. SABER , Manohar KONCHADY , Srinivas Venkata Ramanuja PIETAMBARAM , Hiroki TANAKA , Gang DUAN
IPC: H05K1/02 , H01L23/15 , H01L23/498 , H05K1/03 , H05K1/11
Abstract: Embodiments disclosed herein include an apparatus with a glass core and a via. In an embodiment, the apparatus comprises a layer, where the layer is a solid layer of glass. An opening is provided through the layer, and a via is in the opening. The via comprises a first material, where the first material comprises at least one metallic element, and a second material, where the second material comprises carbon.
-
公开(公告)号:US20250106997A1
公开(公告)日:2025-03-27
申请号:US18373088
申请日:2023-09-26
Applicant: Intel Corporation
Inventor: Ehsan ZAMANI , Umesh PRASAD , Logan MYERS , Shayan KAVIANI , Darko GRUJICIC , Elham TAVAKOLI , Mahdi MOHAMMADIGHALENI , Rengarajan SHANMUGAM , Rachel Guia GIRON , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN
IPC: H05K1/11 , H01L23/15 , H01L23/498 , H05K1/03
Abstract: Embodiments disclosed herein include glass cores with through glass vias (TGVs). In an embodiment, an apparatus comprises a substrate that is a solid glass layer. In an embodiment, an opening is provided through a thickness of the substrate, and a liner with a first surface is on a sidewall of the opening and a second surface is facing away from the sidewall of the opening. In an embodiment, the liner comprises a matrix, and filler particles in the matrix. In an embodiment, a plurality of cavities are provided into the second surface of the liner. In an embodiment, a via is in the opening, where the via is electrically conductive.
-
公开(公告)号:US20250105132A1
公开(公告)日:2025-03-27
申请号:US18373095
申请日:2023-09-26
Applicant: Intel Corporation
Abstract: Embodiments disclosed herein include glass cores with through glass vias (TGVs). In an embodiment, an apparatus comprises a substrate that is a solid glass layer, and an opening through a thickness of the substrate. In an embodiment, a via structure is in the opening, where the via structure comprises a first region with an electrically conductive material with a first porosity, and a second region in contact with the first region, where the second region comprises an electrically conductive material with a second porosity that is less than the first porosity. In an embodiment, the second region is separated from a sidewall of the opening by the first region.
-
公开(公告)号:US20250113434A1
公开(公告)日:2025-04-03
申请号:US18374617
申请日:2023-09-28
Applicant: Intel Corporation
Inventor: Bai NIE , Mitchell PAGE , Junxin WANG , Srinivas Venkata Ramanuja PIETAMBARAM , Haifa HARIRI , Nicholas S. HAEHN , Astitva TRIPATHI , Yuqin LI , Hongxia FENG , Haobo CHEN , Bohan SHAN , Hiroki TANAKA , Leonel R. ARANA , Yonggang Yong LI
IPC: H05K1/02 , H01L23/15 , H01L23/498 , H05K1/03 , H05K1/11
Abstract: Embodiments disclosed herein include package substrates with a glass core. In an embodiment, an apparatus comprises a substrate with a first surface and a second surface opposite from the first surface, and the substrate is a solid glass layer. In an embodiment, an opening is provided through a thickness of the substrate, where the opening comprises a sidewall that is non-orthogonal with the first surface of the substrate. In an embodiment a corner at a junction between the sidewall and the first surface is rounded. In an embodiment, a via is provided in the opening, where the via is electrically conductive.
-
公开(公告)号:US20250112164A1
公开(公告)日:2025-04-03
申请号:US18374932
申请日:2023-09-29
Applicant: Intel Corporation
Inventor: Bohan SHAN , Onur OZKAN , Ryan CARRAZZONE , Rui ZHANG , Haobo CHEN , Ziyin LIN , Yiqun BAI , Kyle ARRINGTON , Jose WAIMIN , Hongxia FENG , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN , Dingying David XU , Bin MU , Mohit GUPTA , Jeremy D. ECTON , Brandon C. MARIN , Xiaoying GUO , Steve S. CHO , Ali LEHAF , Venkata Rajesh SARANAM , Shripad GOKHALE , Kartik SRINIVASAN , Edvin CETEGEN , Mine KAYA , Nicholas S. HAEHN , Deniz TURAN
IPC: H01L23/538 , H01L21/48 , H01L23/00 , H01L25/065
Abstract: A device comprises a substrate comprising a plurality of build-up layers and a cavity. A bridge die is located within the cavity and a plurality of cavity side bumps are on one side of the bridge die. A plurality of interconnect pads with variable heights are on one of the build-up layers of the substrate coupled to the plurality of the cavity side bumps to bond the bridge die to the substrate.
-
公开(公告)号:US20250106983A1
公开(公告)日:2025-03-27
申请号:US18373457
申请日:2023-09-27
Applicant: Intel Corporation
Inventor: Bohan SHAN , Kyle ARRINGTON , Dingying David XU , Ziyin LIN , Timothy GOSSELIN , Elah BOZORG-GRAYELI , Aravindha ANTONISWAMY , Wei LI , Haobo CHEN , Yiqun BAI , Jose WAIMIN , Ryan CARRAZZONE , Hongxia FENG , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN , Bin MU , Mohit GUPTA , Jeremy D. ECTON , Brandon C. MARIN , Xiaoying GUO , Ashay DANI
Abstract: Embodiments disclosed herein include glass core package substrates with a stiffener. In an embodiment, an apparatus comprises a substrate with a first layer with a first width, where the first layer is a glass layer, a second layer under the first layer, where the second layer has a second width that is smaller than the first width, and a third layer over the first layer, where the third layer has a third width that is smaller than the first width. In an embodiment, the apparatus further comprises a metallic structure with a first portion and a second portion, where the first portion is over a top surface of the substrate and the second portion extends away from the first portion and covers at least a sidewall of the first layer.
-
公开(公告)号:US20250106982A1
公开(公告)日:2025-03-27
申请号:US18372585
申请日:2023-09-25
Applicant: Intel Corporation
Inventor: Sashi S. KANDANUR , Mitchell PAGE , Nicholas S. HAEHN , Srinivas Venkata Ramanuja PIETAMBARAM , Steve S. CHO
Abstract: Embodiments disclosed herein include glass cores with through glass vias (TGVs). In an embodiment, an apparatus comprises a solid glass layer with an opening through a thickness of the layer, and a via in the opening. In an embodiment, the via comprises a first portion along sidewalls of the opening, where the first portion has a first microstructure, and a second portion in the opening, where the first portion surrounds the second portion, and where the second portion has a second microstructure that is different than the first microstructure.
-
-
-
-
-
-
-
-