Metal layer routing level for vertical FET SRAM and logic cell scaling

    公开(公告)号:US10056377B2

    公开(公告)日:2018-08-21

    申请号:US15786164

    申请日:2017-10-17

    Abstract: Methods of forming a VFET SRAM or logic device having a sub-fin level metal routing layer connected to a gate of one transistor pair and to the bottom S/D of another transistor pair and resulting device are provided. Embodiments include pairs of fins formed on a substrate; a bottom S/D layer patterned on the substrate around the fins; conformal liner layers formed over the substrate; a ILD formed over a liner layer; a metal routing layer formed between the pairs of fins on the liner layer between the first pair and on the bottom S/D layer between at least the second pair, an upper surface formed below the active fin portion; a GAA formed on the dielectric spacer around each fin of the first pair; and a bottom S/D contact xc or a dedicated xc formed on the metal routing layer adjacent to the GAA or through the GAA, respectively.

    Method of enhancing surface doping concentration of source/drain regions

    公开(公告)号:US09613817B1

    公开(公告)日:2017-04-04

    申请号:US15138311

    申请日:2016-04-26

    Abstract: A method of enhancing surface diffusion species concentration in source/drain regions includes providing a substrate for an integrated circuit. One of an n-type and a p-type S/D region for a semiconductor device is formed on a surface of the substrate. A top surface of the S/D region is exposed. A diffusion layer is deposited over the top surface of the S/D region, the diffusion layer having a concentration of a diffusion species. The diffusion layer is heated to diffuse the diffusion species into the S/D region to enhance a concentration of the diffusion species proximate the top surface of the S/D region. The diffusion layer is removed from the top surface of the S/D region. A metal layer is deposited over the top surface of the S/D region immediately after removing the diffusion layer. Electrical contacts are formed over the top surface of the S/D region from the metal layer.

    Semiconductor structure with multilayer III-V heterostructures
    68.
    发明授权
    Semiconductor structure with multilayer III-V heterostructures 有权
    具有多层III-V异质结构的半导体结构

    公开(公告)号:US09577042B1

    公开(公告)日:2017-02-21

    申请号:US14825949

    申请日:2015-08-13

    CPC classification number: H01L29/1054 H01L29/66795 H01L29/7848 H01L29/785

    Abstract: The source/drain of a fully III-V semiconductor or Si-based transistor includes a bottom barrier layer that may be lattice matched to the channel, a lower layer of a wide bandgap III-V material and a top layer of a comparatively narrow bandgap III-V material, with a compositionally graded layer between the lower layer and top layer gradually transitioning from the wide bandgap material to the narrow bandgap material.

    Abstract translation: 完全III-V半导体或Si基晶体管的源极/漏极包括可以与沟道晶格匹配的底部阻挡层,宽带隙III-V材料的下层和较窄带隙的顶层 III-V材料,下层和顶层之间的组成渐变层从宽带隙材料逐渐过渡到窄带隙材料。

    METHODS OF FORMING EMBEDDED SOURCE/DRAIN REGIONS ON FINFET DEVICES
    69.
    发明申请
    METHODS OF FORMING EMBEDDED SOURCE/DRAIN REGIONS ON FINFET DEVICES 有权
    在FINFET器件上形成嵌入源/漏区的方法

    公开(公告)号:US20160268399A1

    公开(公告)日:2016-09-15

    申请号:US14643409

    申请日:2015-03-10

    Abstract: One illustrative method disclosed herein includes, among other things, forming a layer of insulating material in the source/drain regions of the device, wherein the layer of insulating material has an upper surface that is substantially planar with an upper surface of a gate cap layer, recessing the layer of insulating material such that its recessed upper surface exposes a surface of the fin, performing another etching process to remove at least a portion of the fin and thereby define a recessed fin trench positioned above the recessed fin, and forming an epitaxial semiconductor material that is at least partially positioned in the recessed fin trench.

    Abstract translation: 本文公开的一种说明性方法包括在器件的源极/漏极区域中形成绝缘材料层,其中绝缘材料层具有与栅极盖层的上表面基本上平面的上表面 使绝缘材料层凹陷,使得其凹陷的上表面暴露在鳍片的表面上,执行另一蚀刻工艺以移除鳍片的至少一部分,从而限定位于凹鳍片上方的凹陷散热片沟槽,并形成外延 所述半导体材料至少部分地位于所述凹陷散热片沟槽中。

Patent Agency Ranking