-
公开(公告)号:US08143162B2
公开(公告)日:2012-03-27
申请号:US12500796
申请日:2009-07-10
申请人: Chen-Hua Yu , Yung-Cheng Lu , Hui-Lin Chang , Ting-Yu Shen , Hung Chun Tsai
发明人: Chen-Hua Yu , Yung-Cheng Lu , Hui-Lin Chang , Ting-Yu Shen , Hung Chun Tsai
CPC分类号: H01L23/53238 , H01L21/76826 , H01L21/76829 , H01L21/76834 , H01L21/76849 , H01L21/76856 , H01L21/76864 , H01L23/5329 , H01L2924/0002 , H01L2924/00
摘要: An interconnect structure of an integrated circuit and a method for forming the same are provided. The interconnect structure includes a semiconductor substrate, a low-k dielectric layer over the semiconductor substrate, a conductor in the low-k dielectric layer, and a cap layer on the conductor. The cap layer has at least a top portion comprising a metal silicide/germanide.
摘要翻译: 提供集成电路的互连结构及其形成方法。 互连结构包括半导体衬底,半导体衬底上的低k电介质层,低k电介质层中的导体和导体上的覆盖层。 盖层至少具有包含金属硅化物/锗化物的顶部。
-
公开(公告)号:US07629273B2
公开(公告)日:2009-12-08
申请号:US11523674
申请日:2006-09-19
申请人: Chen-Hua Yu , Hung Chun Tsai , Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
发明人: Chen-Hua Yu , Hung Chun Tsai , Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
IPC分类号: H01L21/31 , H01L21/469
CPC分类号: H01L21/3105 , H01L21/823807 , H01L29/7843
摘要: A method for forming a semiconductor structure includes providing a substrate comprising a first device region, forming a metal-oxide-semiconductor (MOS) device in the first device region, forming a stressed layer over the MOS device, and performing a post-treatment to modulate a stress of the stressed layer. The post-treatment is selected from the group consisting essentially of ultra-violet (UV) curing, laser curing, e-Beam curing, and combinations thereof.
摘要翻译: 一种形成半导体结构的方法包括提供包括第一器件区域的衬底,在第一器件区域中形成金属氧化物半导体(MOS)器件,在MOS器件上形成应力层,并进行后处理 调节应力层的应力。 后处理选自基本上由紫外线(UV)固化,激光固化,电子束固化及其组合组成的组。
-
公开(公告)号:US20090275195A1
公开(公告)日:2009-11-05
申请号:US12500796
申请日:2009-07-10
申请人: Chen-Hua Yu , Yung-Cheng Lu , Hui-Lin Chang , Ting-Yu Shen , Hung Chun Tsai
发明人: Chen-Hua Yu , Yung-Cheng Lu , Hui-Lin Chang , Ting-Yu Shen , Hung Chun Tsai
IPC分类号: H01L21/768
CPC分类号: H01L23/53238 , H01L21/76826 , H01L21/76829 , H01L21/76834 , H01L21/76849 , H01L21/76856 , H01L21/76864 , H01L23/5329 , H01L2924/0002 , H01L2924/00
摘要: An interconnect structure of an integrated circuit and a method for forming the same are provided. The interconnect structure includes a semiconductor substrate, a low-k dielectric layer over the semiconductor substrate, a conductor in the low-k dielectric layer, and a cap layer on the conductor. The cap layer has at least a top portion comprising a metal silicide/germanide.
摘要翻译: 提供集成电路的互连结构及其形成方法。 互连结构包括半导体衬底,半导体衬底上的低k电介质层,低k电介质层中的导体和导体上的覆盖层。 盖层至少具有包含金属硅化物/锗化物的顶部。
-
公开(公告)号:US20080085607A1
公开(公告)日:2008-04-10
申请号:US11523674
申请日:2006-09-19
申请人: Chen-Hua Yu , Hung Chun Tsai , Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
发明人: Chen-Hua Yu , Hung Chun Tsai , Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
IPC分类号: H01L21/31
CPC分类号: H01L21/3105 , H01L21/823807 , H01L29/7843
摘要: A method for forming a semiconductor structure includes providing a substrate comprising a first device region, forming a metal-oxide-semiconductor (MOS) device in the first device region, forming a stressed layer over the MOS device, and performing a post-treatment to modulate a stress of the stressed layer. The post-treatment is selected from the group consisting essentially of ultra-violet (UV) curing, laser curing, e-Beam curing, and combinations thereof.
摘要翻译: 一种形成半导体结构的方法包括提供包括第一器件区域的衬底,在第一器件区域中形成金属氧化物半导体(MOS)器件,在MOS器件上形成应力层,并进行后处理 调节应力层的应力。 后处理选自基本上由紫外线(UV)固化,激光固化,电子束固化及其组合组成的组。
-
公开(公告)号:US09385034B2
公开(公告)日:2016-07-05
申请号:US11786367
申请日:2007-04-11
申请人: Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
发明人: Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
IPC分类号: H01L23/48 , H01L23/52 , H01L29/40 , H01L21/768
CPC分类号: H01L21/76849 , H01L21/76856 , H01L21/76883
摘要: An integrated circuit structure includes a semiconductor substrate; a dielectric layer over the semiconductor substrate; a conductive wiring in the dielectric layer; and a metal carbide cap layer over the conductive wiring.
摘要翻译: 集成电路结构包括半导体衬底; 半导体衬底上的电介质层; 电介质层中的导电布线; 以及导电布线上的金属碳化物盖层。
-
公开(公告)号:US20070080460A1
公开(公告)日:2007-04-12
申请号:US11246088
申请日:2005-10-11
申请人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
发明人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
IPC分类号: H01L23/52
CPC分类号: B29C43/222 , A44B17/0029 , A44B17/0058 , B29C43/28 , B29C2793/009 , B29L2031/7282 , B29L2031/729 , H01L24/05 , H01L24/06 , H01L24/48 , H01L2224/02166 , H01L2224/04042 , H01L2224/05556 , H01L2224/05558 , H01L2224/05624 , H01L2224/05647 , H01L2224/48463 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01014 , H01L2924/01019 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01074 , H01L2924/01082 , H01L2924/04941 , H01L2924/05042 , H01L2924/14 , H01L2224/45099
摘要: Bond pads for semiconductor devices and method for fabricating the same are provided. A bond pad has a first passivation layer having a plurality of openings. A conductive layer which overlies the openings and portions of the first passivation layer, having a first portion overlying the first passivation layer and a second portion overlying the openings. A second passivation layer overlies the first passivation layer and covers edges of the conductive layer.
摘要翻译: 提供了用于半导体器件的接合焊盘及其制造方法。 接合焊盘具有具有多个开口的第一钝化层。 覆盖在开口和第一钝化层的部分上的导电层,其具有覆盖第一钝化层的第一部分和覆盖开口的第二部分。 第二钝化层覆盖在第一钝化层上并覆盖导电层的边缘。
-
公开(公告)号:US20080251928A1
公开(公告)日:2008-10-16
申请号:US11786367
申请日:2007-04-11
申请人: Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
发明人: Hui-Lin Chang , Ting-Yu Shen , Yung-Cheng Lu
IPC分类号: H01L23/532 , H01L21/768
CPC分类号: H01L21/76849 , H01L21/76856 , H01L21/76883
摘要: An integrated circuit structure includes a semiconductor substrate; a dielectric layer over the semiconductor substrate; a conductive wiring in the dielectric layer; and a metal carbide cap layer over the conductive wiring.
摘要翻译: 集成电路结构包括半导体衬底; 半导体衬底上的电介质层; 电介质层中的导电布线; 以及导电布线上的金属碳化物盖层。
-
公开(公告)号:US20120049371A1
公开(公告)日:2012-03-01
申请号:US13290811
申请日:2011-11-07
申请人: Hui-Lin Chang , Hung Chun Tsai , Yung-Cheng Lu , Syun-Ming Jang
发明人: Hui-Lin Chang , Hung Chun Tsai , Yung-Cheng Lu , Syun-Ming Jang
IPC分类号: H01L23/532
CPC分类号: H01L23/53238 , H01L21/28556 , H01L21/32053 , H01L21/76802 , H01L21/76834 , H01L21/76843 , H01L21/76849 , H01L21/76867 , H01L21/76871 , H01L21/76877 , H01L21/76883 , H01L21/76886 , H01L21/76889 , H01L23/528 , H01L23/53233 , H01L2924/0002 , H01L2924/00
摘要: A cap layer for a copper interconnect structure formed in a first dielectric layer is provided. In an embodiment, a conductive layer is located within a dielectric layer and a top surface of the conductive layer has either a recess, a convex surface, or is planar. An alloy layer overlies the conductive layer and is a silicide alloy having a first material from the conductive layer and a second material of germanium, arsenic, tungsten, or gallium.
摘要翻译: 提供了形成在第一介电层中的铜互连结构的盖层。 在一个实施例中,导电层位于电介质层内,并且导电层的顶表面具有凹陷,凸面或平面。 合金层覆盖在导电层上,并且是具有来自导电层的第一材料和锗,砷,钨或镓的第二材料的硅化物合金。
-
公开(公告)号:US07646097B2
公开(公告)日:2010-01-12
申请号:US11246088
申请日:2005-10-11
申请人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
发明人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
IPC分类号: H01L23/48
CPC分类号: B29C43/222 , A44B17/0029 , A44B17/0058 , B29C43/28 , B29C2793/009 , B29L2031/7282 , B29L2031/729 , H01L24/05 , H01L24/06 , H01L24/48 , H01L2224/02166 , H01L2224/04042 , H01L2224/05556 , H01L2224/05558 , H01L2224/05624 , H01L2224/05647 , H01L2224/48463 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01014 , H01L2924/01019 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01074 , H01L2924/01082 , H01L2924/04941 , H01L2924/05042 , H01L2924/14 , H01L2224/45099
摘要: Bond pads for semiconductor devices and method for fabricating the same are provided. A bond pad has a first passivation layer having a plurality of openings. A conductive layer which overlies the openings and portions of the first passivation layer, having a first portion overlying the first passivation layer and a second portion overlying the openings. A second passivation layer overlies the first passivation layer and covers edges of the conductive layer.
摘要翻译: 提供了用于半导体器件的接合焊盘及其制造方法。 接合焊盘具有具有多个开口的第一钝化层。 覆盖在开口和第一钝化层的部分上的导电层,其具有覆盖第一钝化层的第一部分和覆盖开口的第二部分。 第二钝化层覆盖在第一钝化层上并覆盖导电层的边缘。
-
公开(公告)号:US08324731B2
公开(公告)日:2012-12-04
申请号:US12591532
申请日:2009-11-23
申请人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
发明人: Chen-Hua Yu , Shwang-Ming Jeng , Yung-Cheng Lu , Huilin Chang , Ting-Yu Shen , Yichi Liao
IPC分类号: H01L21/31
CPC分类号: B29C43/222 , A44B17/0029 , A44B17/0058 , B29C43/28 , B29C2793/009 , B29L2031/7282 , B29L2031/729 , H01L24/05 , H01L24/06 , H01L24/48 , H01L2224/02166 , H01L2224/04042 , H01L2224/05556 , H01L2224/05558 , H01L2224/05624 , H01L2224/05647 , H01L2224/48463 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01014 , H01L2924/01019 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01074 , H01L2924/01082 , H01L2924/04941 , H01L2924/05042 , H01L2924/14 , H01L2224/45099
摘要: An integrated circuit device having at least a bond pad for semiconductor devices and method for fabricating the same are provided. A bond pad has a first passivation layer having a plurality of openings. A conductive layer which overlies the openings and portions of the first passivation layer, having a first portion overlying the first passivation layer and a second portion overlying the openings. A second passivation layer overlies the first passivation layer and covers edges of the conductive layer.
摘要翻译: 提供了至少具有用于半导体器件的接合焊盘的集成电路器件及其制造方法。 接合焊盘具有具有多个开口的第一钝化层。 覆盖在开口和第一钝化层的部分上的导电层,其具有覆盖第一钝化层的第一部分和覆盖开口的第二部分。 第二钝化层覆盖在第一钝化层上并覆盖导电层的边缘。
-
-
-
-
-
-
-
-
-