摘要:
Within a method for forming a solder interconnection structure for use within a microelectronic fabrication, there is first provided a substrate having formed thereover a bond pad. There is then formed upon the bond pad a first solder interconnection layer. There is then formed over the first solder interconnection layer an annular solder non-wettable copper oxide layer which does not cover an upper dome portion of the first solder interconnection layer. There is then formed over the upper dome portion of the first solder interconnection layer and not upon the annular solder non-wettable copper oxide layer a second solder interconnection layer.
摘要:
Within a method for forming a solder interconnection structure for use within a microelectronic fabrication, there is first provided a substrate having formed thereover a bond pad. There is then formed upon the bond pad a first solder interconnection layer. There is then formed over the first solder interconnection layer an annular solder non-wettable copper oxide layer which does not cover an upper dome portion of the first solder interconnection layer. There is then formed over the upper dome portion of the first solder interconnection layer and not upon the annular solder non-wettable copper oxide layer a second solder interconnection layer.
摘要:
A semiconductor die package design incorporating at least a pair of functional semiconductor dies. The input/output pads locations on one of the dies (the daughter die) are located at the near mirror image of the original die (mother die). The package architecture includes two dies back-to-back or stacked dies back-to-back, therefore a plurality of input/output interconnections can be formed. The package increases density and performance by twofold or more compared to a regular package containing only one die with the same footprint. At least one additional pin can be dedicated as the chip select pin for the daughter die or multiple dies. The other pins can be shared with the mother die.
摘要:
A Josephson junction latch circuit is provided which has an AND gate having plural inputs and a single output. The output of the single AND gate is directly coupled to a Josephson junction flux storage loop capable of storing flux indicative of the output of the AND gate. A Josephson junction sense line is provided capable of sensing the flux condition of the flux storage loop. The sense line is directly coupled to amplifying gates which produce amplified true and complement quantities whenever the sense line is actuated.
摘要:
A Josephson junction AND gate logic circuit is provided which has an enhanced and improved operating window area. The circuit comprises two parallel branches one for the input and one for the output connected between a biasing current source and a ground or reference voltage. The input branch is provided with a first branch resistor, a third Josephson junction and an interferometer in series between the current source and ground. A plurality of input gate signal lines connects to the interferometer and a sink resistor is connected in parallel with the interferometer. When the input current signals collectively exceed a predetermined level, the two Josephson junctions in the interferometer switch ON and assume the high impedance state. The input current and biasing current is diverted into the output branch causing the second Josephson junction in the output branch to switch ON. The biasing current in the output branch creates a high-gain current to the load circuit connected in parallel with the second Josephson junction.
摘要:
The present invention provides an optical transceiver module, comprising: a circuit substrate; a z-axis positioning base connected to the circuit substrate that, wherein the z-axis positioning base comprises two first sides respectively provided on two lateral sides of the optical transceiver sub-module, a second side provided between and connecting the two first sides, an opening corresponding in position to a side of the optical transceiver sub-module that faces away from the second side, and a step difference provided on each of the two first sides and the second side; a fiber-optic lens element provided on the z-axis positioning base and comprises a cover and a fiber-optic lens sub-module, wherein the cover comprises a recess and step differences surrounding the recess and respectively corresponding in position to the step differences provided on the z-axis positioning base, so as for the cover to be fitted on the z-axis positioning base.
摘要:
A fluxless reflow process for bump formation is provided, which includes: a purifying process for keeping solder in a state of melting or half-melting for 40 s to 540 s; a ball-forming process for melting the solder completely to form ball-like bumps; and a cooling process. The splashing of solder can be avoided and the defect that there may be solder balls around the bumps can be eliminated.
摘要:
Within both a method for fabricating a microelectronic fabrication, and the microelectronic fabrication fabricated employing, the method, there is first provided a substrate. Within the method, there is then formed over the substrate a patterned bond pad layer. There is then formed over the patterned bond pad layer a barrier layer comprising: (1) a first titanium-tungsten alloy layer; (2) a titanium-tungsten alloy nitride layer formed upon the first titanium-tungsten alloy layer; and (3) a second titanium-tungsten alloy layer formed upon the titanium-tungsten alloy nitride layer. Finally, there is then formed upon the barrier layer a seed layer which comprises a titanium layer formed upon the barrier layer. The method contemplates a microelectronic fabrication fabricated employing the method. The barrier layer provides enhanced barrier properties within the microelectronic fabrication within which is formed the barrier layer.
摘要:
The present invention provides an optical transceiver module, comprising: a circuit substrate; a z-axis positioning base connected to the circuit substrate that, wherein the z-axis positioning base comprises two first sides respectively provided on two lateral sides of the optical transceiver sub-module, a second side provided between and connecting the two first sides, an opening corresponding in position to a side of the optical transceiver sub-module that faces away from the second side, and a step difference provided on each of the two first sides and the second side; a fiber-optic lens element provided on the z-axis positioning base and comprises a cover and a fiber-optic lens sub-module, wherein the cover comprises a recess and step differences surrounding the recess and respectively corresponding in position to the step differences provided on the z-axis positioning base, so as for the cover to be fitted on the z-axis positioning base.
摘要:
Within both a method for fabricating a microelectronic fabrication, and the microelectronic fabrication fabricated employing the method, there is first provided a substrate. Within the method, there is then formed over the substrate a patterned bond pad layer. There is then formed over the patterned bond pad layer a barrier layer comprising: (1) a first titanium-tungsten alloy layer; (2) a titanium-tungsten alloy nitride layer formed upon the first titanium-tungsten alloy layer; and (3) a second titanium-tungsten alloy layer formed upon the titanium-tungsten alloy nitride layer. Finally, there is then formed upon the barrier layer a seed layer which comprises a titanium layer formed upon the barrier layer. The method contemplates a microelectronic fabrication fabricated employing the method. The barrier layer provides enhanced barrier properties within the microelectronic fabrication within which is formed the barrier layer.