Methods for forming FinFETs with reduced series resistance
    2.
    发明授权
    Methods for forming FinFETs with reduced series resistance 有权
    用于形成具有降低的串联电阻的FinFET的方法

    公开(公告)号:US09087720B1

    公开(公告)日:2015-07-21

    申请号:US14450535

    申请日:2014-08-04

    CPC classification number: H01L21/26513 H01L29/66795 H01L29/785

    Abstract: A method for forming FinFETs with reduced series resistance includes providing an intermediate semiconductor structure comprising a semiconductor substrate, a fin disposed on the semiconductor substrate, a gate disposed over a first portion of the fin, and a first sidewall spacer disposed over the fin and adjacent to the gate, increasing epitaxially the thickness of a second portion of the fin disposed outside the gate and the first sidewall spacer, and forming a second sidewall spacer disposed over the second portion of the fin and adjacent to the first sidewall spacer. A thickness of the second portion of the fin disposed under the second spacer is equal to or greater than a thickness of the first portion of the fin disposed under the gate.

    Abstract translation: 用于形成具有降低的串联电阻的FinFET的方法包括提供包括半导体衬底的中间半导体结构,设置在半导体衬底上的鳍,设置在鳍的第一部分上的栅极和设置在鳍上并邻近 到外部延伸设置在栅极和第一侧壁间隔物外部的翅片的第二部分的厚度,以及形成设置在翅片的第二部分上并邻近第一侧壁间隔物的第二侧壁间隔物。 设置在第二间隔件下方的翅片的第二部分的厚度等于或大于设置在浇口下方的翅片的第一部分的厚度。

    PRODUCT COMPRISED OF FINFET DEVICES WITH SINGLE DIFFUSION BREAK ISOLATION STRUCTURES
    4.
    发明申请
    PRODUCT COMPRISED OF FINFET DEVICES WITH SINGLE DIFFUSION BREAK ISOLATION STRUCTURES 有权
    具有单扩散隔离结构的FINFET器件的产品

    公开(公告)号:US20160049468A1

    公开(公告)日:2016-02-18

    申请号:US14823319

    申请日:2015-08-11

    Abstract: An integrated circuit product is disclosed that includes a plurality of trenches in a semiconducting substrate that define first, second and third fins, wherein the fins are side-by-side, and wherein the second fin is positioned between the first and third fins, a layer of insulating material in the plurality of trenches such that a desired height of the first, second and third fins is positioned above an upper surface of the layer of insulating material, a recess defined in the second fin that at least partially defines a cavity in the layer of insulating material, an SDB isolation structure in the cavity on the recessed portion of the second fin, wherein the SDB isolation structure has an upper surface that is above the upper surface of the layer of insulating material, and a gate structure for a transistor positioned above the SDB isolation structure.

    Abstract translation: 公开了一种集成电路产品,其包括限定第一,第二和第三鳍片的半导体衬底中的多个沟槽,其中散热片并排,并且其中第二鳍片位于第一和第三鳍片之间, 多个沟槽中的绝缘材料层,使得第一,第二和第三鳍片的期望高度位于绝缘材料层的上表面上方,限定在第二鳍片中的凹部,其至少部分地限定在第 所述绝缘材料层,在所述第二鳍片的凹陷部分上的空腔中的SDB隔离结构,其中所述SDB隔离结构具有位于所述绝缘材料层的上表面上方的上表面,以及用于 晶体管位于SDB隔离结构之上。

    Product comprised of FinFET devices with single diffusion break isolation structures, and methods of making such a product
    6.
    发明授权
    Product comprised of FinFET devices with single diffusion break isolation structures, and methods of making such a product 有权
    由具有单扩散断裂隔离结构的FinFET器件组成的产品,以及制造这种产品的方法

    公开(公告)号:US09171752B1

    公开(公告)日:2015-10-27

    申请号:US14457325

    申请日:2014-08-12

    Abstract: One illustrative method disclosed herein includes, among other things, forming first, second and third fins that are arranged side-by-side, forming a recessed layer of insulating material in a plurality of trenches, after recessing the layer of insulating material, masking the first and second fins while exposing a portion of the axial length of the second fin, removing the exposed portion of the second fin so as to thereby define a cavity in the recessed layer of insulating material, forming an SDB isolation structure in the cavity, wherein the SDB isolation structure has an upper surface that is positioned above the recessed upper surface of the recessed layer of insulating material, removing the masking layer, and forming a gate structure for a transistor above the SDB isolation structure.

    Abstract translation: 本文公开的一种说明性方法包括形成并排布置的第一,第二和第三鳍片,在凹陷绝缘材料层之后,在多个沟槽中形成绝缘材料的凹陷层,掩蔽 第一和第二鳍片,同时暴露第二鳍片的轴向长度的一部分,去除第二鳍片的暴露部分,从而在绝缘材料的凹陷层中限定空腔,在空腔中形成SDB隔离结构,其中 SDB隔离结构具有位于绝缘材料的凹陷层的凹陷的上表面上方的上表面,去除掩模层,并且在SDB隔离结构之上形成用于晶体管的栅极结构。

    T-shaped contacts for semiconductor device
    9.
    发明授权
    T-shaped contacts for semiconductor device 有权
    用于半导体器件的T形触点

    公开(公告)号:US09299608B2

    公开(公告)日:2016-03-29

    申请号:US14281454

    申请日:2014-05-19

    Abstract: A transistor, planar or non-planar (e.g., FinFET), includes T-shaped contacts to the source, drain and gate. The top portion of the T-shaped contact is wider than the bottom portion, the bottom portion complying with design rule limits. A conductor-material filled trench through a multi-layer etching stack above the transistor provides the top portions of the T-shaped contacts. Tapered spacers along inner sidewalls of the top contact portion prior to filling allow for etching a narrower bottom trench down to the gate, and to the source/drain for silicidation prior to filling.

    Abstract translation: 晶体管,平面或非平面(例如,FinFET)包括到源极,漏极和栅极的T形接触。 T形接触件的顶部比底部宽,底部符合设计规则限制。 通过晶体管上方的多层蚀刻堆叠的导体材料填充沟槽提供了T形触头的顶部。 在填充之前,顶部接触部分的内侧壁上的锥形间隔物允许在填充之前将较窄的底部沟槽蚀刻到栅极和源极/漏极以进行硅化。

Patent Agency Ranking