Time-encoding-based high-capacity digital communication link
    1.
    发明授权
    Time-encoding-based high-capacity digital communication link 失效
    基于时间编码的大容量数字通信链路

    公开(公告)号:US07948869B2

    公开(公告)日:2011-05-24

    申请号:US11946844

    申请日:2007-11-29

    IPC分类号: H04J7/00

    CPC分类号: H04B14/026

    摘要: The present invention relates to a digital communication architecture based upon the concept of time encoding. In one aspect, systems provide time-encoding-based digital communication, the systems comprising a transmitter, a communication channel, and a receiver. In another aspect, methods for digital communication comprise time encoding digital input data and then transmitting the resultant asynchronous pulse signal to a receiver that converts the asynchronous pulse signal back into digital symbols. Methods of providing a digital communication link can include (i) providing digital symbols, (ii) time encoding the digital symbols to generate asynchronous pulse signals, (iii) communicating switching times of the signals to a receiver, and (iv) digitizing in parallel and reconstructing the digital symbols. The methods and systems of the invention can utilize existing chip-scale circuit technologies and can be characterized by link capacities of 50 Gbit/sec, 100 Gbit/sec, 200 Gbit/sec, or higher.

    摘要翻译: 本发明涉及一种基于时间编码概念的数字通信体系结构。 在一个方面,系统提供基于时间编码的数字通信,所述系统包括发射机,通信信道和接收机。 在另一方面,用于数字通信的方法包括对数字输入数据进行时间编码,然后将合成的异步脉冲信号发送到将异步脉冲信号转换回数字符号的接收机。 提供数字通信链路的方法可以包括(i)提供数字符号,(ii)对数字符号进行时间编码以产生异步脉冲信号,(iii)将信号的切换时间传送到接收机,以及(iv)并行数字化 并重建数字符号。 本发明的方法和系统可以利用现有的芯片级电路技术,其特点可以是50Gbit / s,100Gbit / sec,200Gbit / sec或更高的链路容量。

    Analog to digital converter using asynchronous pulse technology
    2.
    发明授权
    Analog to digital converter using asynchronous pulse technology 有权
    模数转换器采用异步脉冲技术

    公开(公告)号:US07750835B1

    公开(公告)日:2010-07-06

    申请号:US12266299

    申请日:2008-11-06

    IPC分类号: H03M1/50

    CPC分类号: H03M3/47 H03M3/432

    摘要: A digital to analog converter includes a time encoder that converts an analog input signal into a asynchronous pulse sequence, a pulse asynchronous DeMUX circuit that converts the asynchronous pulse sequence into a parallel stream of pulse sequences at a relatively lower speed, a parallel pulse to asynchronous digital converter, an asynchronous digital to synchronous digital converter, a timing reference circuit to generate absolute time references, and a Digital Signal Processor. This architecture provides for analog to digital conversion based on pulse encoding with a parallel digitization scheme of the pulse encoded signal.

    摘要翻译: 数模转换器包括将模拟输入信号转换为异步脉冲序列的时间编码器,将异步脉冲序列转换成并行的脉冲序列流以相对较低速度的脉冲异​​步DeMUX电路, 数字转换器,异步数字到同步数字转换器,用于产生绝对时间基准的定时参考电路和数字信号处理器。 该架构提供了基于脉冲编码的模数转换,并具有脉冲编码信号的并行数字化方案。

    Analog to digital converter using asynchronous pulse technology
    3.
    发明授权
    Analog to digital converter using asynchronous pulse technology 有权
    模数转换器采用异步脉冲技术

    公开(公告)号:US07515084B1

    公开(公告)日:2009-04-07

    申请号:US11726484

    申请日:2007-03-22

    IPC分类号: H03M1/60

    CPC分类号: H03M3/47 H03M3/432

    摘要: A digital to analog converter includes a time encoder that converts an analog input signal into a asynchronous pulse sequence, a pulse asynchronous DeMUX circuit that converts the asynchronous pulse sequence into a parallel stream of pulse sequences at a relatively lower speed, a parallel pulse to asynchronous digital converter, an asynchronous digital to synchronous digital converter, a timing reference circuit to generate absolute time references, and a Digital Signal Processor. This architecture provides for analog to digital conversion based on pulse encoding with a parallel digitization scheme of the pulse encoded signal.

    摘要翻译: 数模转换器包括将模拟输入信号转换为异步脉冲序列的时间编码器,将异步脉冲序列转换成并行的脉冲序列流以相对较低速度的脉冲异​​步DeMUX电路, 数字转换器,异步数字到同步数字转换器,用于产生绝对时间基准的定时参考电路和数字信号处理器。 该架构提供了基于脉冲编码的模数转换,并具有脉冲编码信号的并行数字化方案。

    TIME-ENCODING-BASED HIGH-CAPACITY DIGITAL COMMUNICATION LINK
    4.
    发明申请
    TIME-ENCODING-BASED HIGH-CAPACITY DIGITAL COMMUNICATION LINK 失效
    基于时间编码的高容量数字通信链路

    公开(公告)号:US20090141815A1

    公开(公告)日:2009-06-04

    申请号:US11946844

    申请日:2007-11-29

    IPC分类号: H04B14/04

    CPC分类号: H04B14/026

    摘要: The present invention relates to a digital communication architecture based upon the concept of time encoding. In one aspect, systems provide time-encoding-based digital communication, the systems comprising a transmitter, a communication channel, and a receiver. In another aspect, methods for digital communication comprise time encoding digital input data and then transmitting the resultant asynchronous pulse signal to a receiver that converts the asynchronous pulse signal back into digital symbols. Methods of providing a digital communication link can include (i) providing digital symbols, (ii) time encoding the digital symbols to generate asynchronous pulse signals, (iii) communicating switching times of the signals to a receiver, and (iv) digitizing in parallel and reconstructing the digital symbols. The methods and systems of the invention can utilize existing chip-scale circuit technologies and can be characterized by link capacities of 50 Gbit/sec, 100 Gbit/sec, 200 Gbit/sec, or higher.

    摘要翻译: 本发明涉及一种基于时间编码概念的数字通信体系结构。 在一个方面,系统提供基于时间编码的数字通信,所述系统包括发射机,通信信道和接收机。 在另一方面,用于数字通信的方法包括对数字输入数据进行时间编码,然后将合成的异步脉冲信号发送到将异步脉冲信号转换回数字符号的接收机。 提供数字通信链路的方法可以包括(i)提供数字符号,(ii)对数字符号进行时间编码以产生异步脉冲信号,(iii)将信号的切换时间传送到接收机,以及(iv)并行数字化 并重建数字符号。 本发明的方法和系统可以利用现有的芯片级电路技术,其特点可以是50Gbit / s,100Gbit / sec,200Gbit / sec或更高的链路容量。

    Adaptive, intelligent transform-based analog to information converter method and system
    5.
    发明授权
    Adaptive, intelligent transform-based analog to information converter method and system 失效
    自适应,基于智能变换的模拟信息转换方法和系统

    公开(公告)号:US07324036B2

    公开(公告)日:2008-01-29

    申请号:US10845487

    申请日:2004-05-12

    IPC分类号: H03M1/00

    CPC分类号: H03M1/121

    摘要: The present invention provides an adaptive, intelligent transform based Analog to Information Converter (AIC) for wideband signals by directly converting an analog signal to information (e.g., features, decisions). This direct conversion is achieved by (i) capturing most of the information of a wideband signal via hardware/software implemented mathematical transformations, (ii) effectively removing unwanted signals such as jammer and interfere from the input signal, and (iii) using novel algorithms for highly accurate decision making and feature extraction (e.g., high probability of detection with low probability of false alarm). The jump in the improvement over today's state-of-the-art is in terms of effective and optimum signal information extraction at high-speed.

    摘要翻译: 本发明通过将模拟信号直接转换为信息(例如,特征,决策)为宽带信号提供了一种用于宽带信号的自适应智能变换的模拟信息转换器(AIC)。 这种直接转换是通过(i)通过硬件/软件实现的数学变换来捕获宽带信号的大部分信息来实现的,(ii)有效地去除不需要的信号,例如干扰信号和干扰来自输入信号,以及(iii)使用新颖的算法 用于高精度决策和特征提取(例如,具有较低误报概率的高概率检测)。 与当今最先进的技术相比,改进的跳跃是在高速的有效和最佳的信号信息提取方面。

    Method and apparatus for randomized dynamic element matching DAC
    7.
    发明授权
    Method and apparatus for randomized dynamic element matching DAC 失效
    随机动态元件匹配DAC的方法和装置

    公开(公告)号:US06466147B1

    公开(公告)日:2002-10-15

    申请号:US09427195

    申请日:1999-10-25

    IPC分类号: H03M166

    CPC分类号: H03M1/0673 H03M1/74

    摘要: A method and apparatus for digital-to-analog conversion utilizing randomized dynamic element matching for the attenuation of harmonic distortion during the conversion process due to non-ideal circuit behavior is presented. The present invention introduces a new DEM approach that results in a simplified DAC architecture relative to previous DACs, while preserving optimal spurious-free dynamic range (SFDR). The particular topology utilized involves the use of a bank of DAC-elements, preferably 1-bit DAC elements, the outputs of which are summed to yield a single multiple-level DAC. During each conversion cycle, random selection is used to determine the addresses of the DAC-elements used in order to “scramble” the DAC noise arising from each individual 1-bit DAC.

    摘要翻译: 提出了一种使用随机动态元件匹配的数模转换方法和装置,用于由于非理想电路特性而导致的转换过程中的谐波失真衰减。 本发明引入了一种新的DEM方法,其相对于先前的DAC产生简化的DAC架构,同时保持了最佳的无杂散动态范围(SFDR)。 所使用的特定拓扑包括使用一组DAC元件,优选地是1位DAC元件,其输出相加以产生单个多电平DAC。 在每个转换周期期间,随机选择用于确定所使用的DAC元件的地址,以便“扰乱”每个单独1位DAC产生的DAC噪声。

    Positive current source
    10.
    发明授权
    Positive current source 失效
    正电源

    公开(公告)号:US5812020A

    公开(公告)日:1998-09-22

    申请号:US862501

    申请日:1997-05-23

    IPC分类号: H03H11/04 G05F3/04

    CPC分类号: H03H11/0472 H03H11/0444

    摘要: A positive current source (PCS) for supplying common mode current. The PCS includes a pair of unity gain inverting single ended amplifiers that are connected in antiparallel across a pair of matched resistors. Alternately, the resistors can be connected across the inverting and non-inverting sides of a differential amplifier. A constant voltage is applied across the resistors to supply the common mode current (I.sub.cm) while maintaining a common mode resistance of R/2 and a differential mode resistance approaching infinity. The PCS has a common mode resistance which is small enough to maintain a stable common mode operating point with process variations providing minimal impact.

    摘要翻译: 用于提供共模电流的正电流源(PCS)。 PCS包括一对在一对匹配电阻器上反并联连接的单位增益反相单端放大器。 或者,电阻器可以跨差分放大器的反相和非反相侧连接。 在电阻器之间施加恒定电压以提供共模电流(Icm),同时保持R / 2的共模电阻和差模电阻接近无穷大。 PCS具有共模电阻,其足够小以保持稳定的共模工作点,其中过程变化提供最小的影响。