Method for extending time between chamber cleaning processes
    1.
    发明申请
    Method for extending time between chamber cleaning processes 有权
    在室清洁过程之间延长时间的方法

    公开(公告)号:US20050221001A1

    公开(公告)日:2005-10-06

    申请号:US10814713

    申请日:2004-03-31

    CPC分类号: C23C16/4404 H01L21/3185

    摘要: A method for extending time between chamber cleaning processes in a process chamber of a processing system. A particle-reducing film is formed on a chamber component in the process chamber to reduce particle formation in the process chamber during substrate processing, at least one substrate is introduced into the process chamber, a manufacturing process is performed in the process chamber, and the at least one substrate is removed from the process chamber. The particle-reducing film may be deposited on a clean chamber component or on a material deposit formed on a chamber component. Alternatively, the particle-reducing film may be formed by chemically modifying at least a portion of a material deposit on a chamber component. The particle-reducing film may be formed after each manufacturing process or at selected intervals after multiple manufacturing processes.

    摘要翻译: 一种用于在处理系统的处理室中延长室清洁过程之间的时间的方法。 在处理室中的腔室部件上形成颗粒减少膜,以减少衬底处理期间处理室中的颗粒形成,至少一个衬底被引入到处理室中,在处理室中执行制造工艺, 从处理室移除至少一个基板。 颗粒减少膜可以沉积在清洁室部件上或者形成在室部件上的材料沉积物上。 或者,可以通过化学改变室内部件上的材料沉积物的至少一部分来形成颗粒减少膜。 减少颗粒的膜可以在每个制造过程之后形成,或者在多个制造过程之后以选定的间隔形成。

    Method for extending time between chamber cleaning processes
    2.
    发明授权
    Method for extending time between chamber cleaning processes 有权
    在室清洁过程之间延长时间的方法

    公开(公告)号:US07604841B2

    公开(公告)日:2009-10-20

    申请号:US10814713

    申请日:2004-03-31

    IPC分类号: C23C16/30

    CPC分类号: C23C16/4404 H01L21/3185

    摘要: A method for extending time between chamber cleaning processes in a process chamber of a processing system. A particle-reducing film is formed on a chamber component in the process chamber to reduce particle formation in the process chamber during substrate processing, at least one substrate is introduced into the process chamber, a manufacturing process is performed in the process chamber, and the at least one substrate is removed from the process chamber. The particle-reducing film may be deposited on a clean chamber component or on a material deposit formed on a chamber component. Alternatively, the particle-reducing film may be formed by chemically modifying at least a portion of a material deposit on a chamber component. The particle-reducing film may be formed after each manufacturing process or at selected intervals after multiple manufacturing processes.

    摘要翻译: 一种用于在处理系统的处理室中延长室清洁过程之间的时间的方法。 在处理室中的腔室部件上形成颗粒减少膜,以减少衬底处理期间处理室中的颗粒形成,至少一个衬底被引入到处理室中,在处理室中执行制造工艺, 从处理室移除至少一个基板。 颗粒减少膜可以沉积在清洁室部件上或者形成在室部件上的材料沉积物上。 或者,可以通过化学改变室内部件上的材料沉积物的至少一部分来形成颗粒减少膜。 减少颗粒的膜可以在每个制造过程之后形成,或者在多个制造过程之后以选定的间隔形成。

    Multiple grow-etch cyclic surface treatment for substrate preparation
    3.
    发明申请
    Multiple grow-etch cyclic surface treatment for substrate preparation 审中-公开
    用于底物制备的多次生长蚀刻循环表面处理

    公开(公告)号:US20050048742A1

    公开(公告)日:2005-03-03

    申请号:US10647534

    申请日:2003-08-26

    摘要: This invention provides a method for modifying the surface properties of a Si or Si alloy substrate by performing repeated etch-grow cycles of thermal oxide to yield a more defect free substrate with a more uniform nucleating surface which provides an improved interface for dielectric formation. Additionally, this method of processing does not expose the substrate to ambient atmosphere and preserves the improved surface until subsequent processing steps are performed.

    摘要翻译: 本发明提供了一种通过进行热氧化物的重复蚀刻生长循环来改善Si或Si合金衬底的表面性质的方法,以产生具有更均匀的成核表面的更无缺陷的衬底,其提供用于电介质形成的改进的界面。 此外,这种处理方法不会使衬底暴露于环境大气中并保留改进的表面,直到执行后续的处理步骤。

    Built-in self test for a thermal processing system
    4.
    发明授权
    Built-in self test for a thermal processing system 有权
    热处理系统内置自检

    公开(公告)号:US07165011B1

    公开(公告)日:2007-01-16

    申请号:US11217230

    申请日:2005-09-01

    IPC分类号: G06F11/30 G06F15/00

    摘要: A method of monitoring a thermal processing system in real-time using a built-in self test (BIST) table that includes positioning a plurality of wafers in a processing chamber in the thermal processing system; executing a real-time dynamic model to generate a predicted dynamic process response for the processing chamber during the processing time; creating a first measured dynamic process response; determining a dynamic estimation error using a difference between the predicted dynamic process response and the measured dynamic process response; and comparing the dynamic estimation error to operational thresholds established by one or more rules in the BIST table.

    摘要翻译: 一种使用内置自检(BIST)表实时监测热处理系统的方法,其包括将多个晶片定位在热处理系统中的处理室中; 执行实时动态模型以在处理时间期间为处理室生成预测的动态过程响应; 创建第一个测量动态过程响应; 使用预测的动态过程响应和测量的动态过程响应之间的差来确定动态估计误差; 以及将动态估计误差与由BIST表中的一个或多个规则建立的操作阈值进行比较。

    Semiconductor wafer susceptor
    6.
    发明授权
    Semiconductor wafer susceptor 失效
    半导体晶圆基座

    公开(公告)号:US07022192B2

    公开(公告)日:2006-04-04

    申请号:US10233483

    申请日:2002-09-04

    IPC分类号: H01L21/00 C23C16/00

    CPC分类号: H01L21/67309 Y10S206/832

    摘要: A semiconductor wafer susceptor for batch substrate processing. The susceptor includes a central region in a primary plane and a plurality of flat annular extensions extending below the central region in a secondary plane. The primary and secondary planes are parallel to each other. An edge of the substrate overhangs the central region allowing no contact of the susceptor with the substrate edge.

    摘要翻译: 用于批量衬底加工的半导体晶片基座。 基座包括主平面中的中心区域和在次平面内在中心区域下方延伸的多个平的环形延伸部。 主平面和次平面彼此平行。 衬底的边缘突出中心区域,允许基座与衬底边缘不接触。

    Wafer heater assembly
    7.
    发明申请
    Wafer heater assembly 审中-公开
    晶圆加热器总成

    公开(公告)号:US20050217799A1

    公开(公告)日:2005-10-06

    申请号:US10813119

    申请日:2004-03-31

    IPC分类号: C23F1/00 H01L21/00

    摘要: A wafer heating assembly is described having a unique heater element for use in a single wafer processing systems. The heating unit includes a carbon wire element encased in a quartz sheath. The heating unit is as contamination-free as the quartz, which permits direct contact to the wafer. The mechanical flexibility of the carbon ‘wire’ or ‘braided’ structure permits a coil configuration, which permits independent heater zone control across the wafer. The multiple independent heater zones across the wafer can permit temperature gradients to adjust film growth/deposition uniformity and rapid thermal adjustments with film uniformity superior to conventional single wafer systems and with minimum to no wafer warping. The low thermal mass permits a fast thermal response that enables a pulsed or digital thermal process that results in layer-by-layer film formation for improved thin film control.

    摘要翻译: 描述了具有用于单个晶片处理系统的唯一加热器元件的晶片加热组件。 加热单元包括封装在石英鞘中的碳线元件。 加热单元与石英无污染,允许直接接触晶片。 碳线或“编织”结构的机械灵活性允许线圈构造,其允许跨晶片的独立加热器区域控制。 跨晶片的多个独立的加热器区域可以允许温度梯度调节膜生长/沉积均匀性和快速的热调节,其膜均匀性优于常规单晶片系统,并且最小至无晶片翘曲。 低热质量允许快速的热响应,其实现脉冲或数字热处理,其导致逐层成膜以改善薄膜控制。

    Removable semiconductor wafer susceptor
    9.
    发明授权
    Removable semiconductor wafer susceptor 失效
    可移动半导体晶圆基座

    公开(公告)号:US06799940B2

    公开(公告)日:2004-10-05

    申请号:US10310141

    申请日:2002-12-05

    IPC分类号: B65G4907

    摘要: A removable semiconductor wafer susceptor used for supporting a substrate during batch processing. The susceptor includes a flat circular central plane with a predetermined outer diameter. The susceptor is sized to fit within an inner diameter formed from wafer support ledges of a wafer transport container. The susceptor includes edges that are chamfered and rounded to lessen stress concentration at the edges. The susceptor is transported through processing by a sieving action of transport automation.

    摘要翻译: 用于在批量处理期间支撑基板的可移除的半导体晶片基座。 基座包括具有预定外径的平圆形中心平面。 基座的尺寸设计成适合于由晶片运输容器的晶片支撑壁架形成的内径。 基座包括倒角和倒圆的边缘,以减少边缘处的应力集中。 感受器通过运输自动化的筛选动作运输。

    Low-temperature plasma-enhanced chemical vapor deposition of silicon-nitrogen-containing films
    10.
    发明授权
    Low-temperature plasma-enhanced chemical vapor deposition of silicon-nitrogen-containing films 失效
    低温等离子体增强化学气相沉积含硅膜

    公开(公告)号:US07129187B2

    公开(公告)日:2006-10-31

    申请号:US10891301

    申请日:2004-07-14

    申请人: Raymond Joe

    发明人: Raymond Joe

    IPC分类号: H01L21/31

    摘要: A method for low-temperature plasma-enhanced chemical vapor deposition of a silicon-nitrogen-containing film on a substrate. The method includes providing a substrate in a process chamber, exciting a reactant gas in a remote plasma source, thereafter mixing the excited reactant gas with a silazane precursor gas, and depositing a silicon-nitrogen-containing film on the substrate from the excited gas mixture in a chemical vapor deposition process. In one embodiment of the invention, the reactant gas can contain a nitrogen-containing gas to deposit a SiCNH film. In another embodiment of the invention, the reactant gas can contain an oxygen-containing gas to deposit a SiCNOH film.

    摘要翻译: 一种用于低温等离子体增强化学气相沉积在基底上的含氮氮膜的方法。 该方法包括在处理室中提供衬底,激发远程等离子体源中的反应气体,然后将所激发的反应气体与硅氮烷前体气体混合,以及从激发的气体混合物在衬底上沉积含硅氮的膜 在化学气相沉积工艺中。 在本发明的一个实施方案中,反应物气体可以含有含氮气体以沉积SiCNH膜。 在本发明的另一个实施方案中,反应气体可以含有含氧气体以沉积SiCNOH膜。