-
公开(公告)号:US20220157820A1
公开(公告)日:2022-05-19
申请号:US17588938
申请日:2022-01-31
Applicant: Intel Corporation
Inventor: ABHISHEK A. SHARMA , VAN H. LE , GILBERT DEWEY , SHRIRAM SHIVARAMAN , YIH WANG , TAHIR GHANI , JACK T. KAVALIEROS
IPC: H01L27/108 , H01L29/417 , H01L29/45 , H01L29/49 , H01L29/51 , H01L29/66 , H01L29/786
Abstract: Embodiments herein describe techniques for a semiconductor device including a TFT having a gate electrode with a gate length determined by a spacer. Embodiments may include a gate electrode above a substrate, a channel layer above the gate electrode, and a source electrode, a drain electrode, and a spacer above the channel layer. The drain electrode may be separated from the source electrode by the spacer. The drain electrode and the source electrode may have different widths or include different materials. Furthermore, the spacer may overlap with the gate electrode, hence the gate length of the gate electrode may be determined by the spacer width. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20200006229A1
公开(公告)日:2020-01-02
申请号:US16337794
申请日:2016-10-28
Applicant: INTEL CORPORATION
Inventor: SEUNG HOON SUNG , GLENN A. GLASS , VAN H. LE , ASHISH AGRAWAL , BENJAMIN CHU-KUNG , ANAND S. MURTHY , JACK T. KAVALIEROS
IPC: H01L23/535 , H01L29/78 , H01L29/417 , H01L29/423 , H01L27/092
Abstract: Techniques are disclosed for forming transistor devices having reduced interfacial resistance in a local interconnect. The local interconnect can be a material having similar composition to that of the source/drain material. That composition can be a metal alloy of a group IV element such as nickel germanide. The local interconnect of the semiconductor integrated circuit can function in the absence of barrier and liner layers. The devices can be used on MOS transistors including PMOS transistors.
-
公开(公告)号:US20180158944A1
公开(公告)日:2018-06-07
申请号:US15576381
申请日:2015-06-23
Applicant: INTEL CORPORATION
Inventor: CHANDRA S. MOHAPATRA , ANAND S. MURTHY , GLENN A. GLASS , TAHIR GHANI , WILLY RACHMADY , JACK T. KAVALIEROS , GILBERT DEWEY , MATTHEW V. METZ , HAROLD W. KENNEL
IPC: H01L29/78 , H01L29/10 , H01L29/12 , H01L29/775 , H01L29/66 , H01L29/205 , H01L27/088
CPC classification number: H01L29/785 , H01L21/02241 , H01L27/0886 , H01L29/1054 , H01L29/125 , H01L29/205 , H01L29/66795 , H01L29/775
Abstract: Techniques are disclosed for forming high mobility NMOS fin-based transistors having an indium-rich channel region electrically isolated from the sub-fin by an aluminum-containing layer. The aluminum aluminum-containing layer may be provisioned within an indium-containing layer that includes the indium-rich channel region, or may be provisioned between the indium-containing layer and the sub-fin. The indium concentration of the indium-containing layer may be graded from an indium-poor concentration near the aluminum-containing barrier layer to an indium-rich concentration at the indium-rich channel layer. The indium-rich channel layer is at or otherwise proximate to the top of the fin, according to some example embodiments. The grading can be intentional and/or due to the effect of reorganization of atoms at the interface of indium-rich channel layer and the aluminum-containing barrier layer. Numerous variations and embodiments will be appreciated in light of this disclosure.
-
公开(公告)号:US20180158841A1
公开(公告)日:2018-06-07
申请号:US15576393
申请日:2015-06-26
Applicant: INTEL CORPORATION
Inventor: GLENN A. GLASS , ANAND S. MURTHY , DANIEL B. AUBERTINE , TAHIR GHANI , JACK T. KAVALIEROS , BENJAMIN CHU-KUNG , CHANDRA S. MOHAPATRA , KARTHIK JAMBUNATHAN , GILBERT DEWEY , WILLY RACHMADY
IPC: H01L27/12 , H01L29/161 , H01L29/20 , H01L29/06 , H01L29/66 , H01L21/762
CPC classification number: H01L27/1211 , H01L21/76224 , H01L21/845 , H01L29/0649 , H01L29/0673 , H01L29/161 , H01L29/20 , H01L29/66545 , H01L29/66795 , H01L29/78
Abstract: Techniques are disclosed for customization of fin-based transistor devices to provide a diverse range of channel configurations and/or material systems, and within the same integrated circuit die. In accordance with an embodiment, sacrificial fins are cladded and then removed thereby leaving the cladding layer as a pair of standalone fins. Once the sacrificial fin areas are filled back in with a suitable insulator, the resulting structure is fin-on-insulator. The new fins can be configured with any materials by using such a cladding-on-core approach. The resulting fin-on-insulator structure is favorable, for instance, for good gate control while eliminating or otherwise reducing sub-channel source-to-drain (or drain-to-source) leakage current. In addition, parasitic capacitance from channel-to-substrate is significantly reduced. The sacrificial fins can be thought of as cores and can be implemented, for example, with material native to the substrate or a replacement material that enables low-defect exotic cladding materials combinations.
-
公开(公告)号:US20160372607A1
公开(公告)日:2016-12-22
申请号:US15120818
申请日:2014-03-28
Applicant: INTEL CORPORATION
Inventor: VAN H. LE , BENJAMIN CHU-KUNG , JACK T. KAVALIEROS , RAVI PILLARISETTY , WILLY RACHMADY , HAROLD W. KENNEL
IPC: H01L29/786 , H01L29/66 , H01L29/423 , H01L29/15 , H01L29/06
CPC classification number: H01L29/78696 , B82Y10/00 , B82Y40/00 , H01L21/02381 , H01L21/0245 , H01L21/02461 , H01L21/02463 , H01L21/02466 , H01L21/02505 , H01L21/02532 , H01L21/02543 , H01L21/02546 , H01L29/0673 , H01L29/1054 , H01L29/1079 , H01L29/155 , H01L29/165 , H01L29/42364 , H01L29/42392 , H01L29/66439 , H01L29/66742 , H01L29/66772 , H01L29/775 , H01L29/7849 , H01L29/78603 , H01L29/78618 , H01L29/78684
Abstract: An embodiment includes a device comprising: a first epitaxial layer, coupled to a substrate, having a first lattice constant; a second epitaxial layer, on the first layer, having a second lattice constant; a third epitaxial layer, contacting an upper surface of the second layer, having a third lattice constant unequal to the second lattice constant; and an epitaxial device layer, on the third layer, including a channel region; wherein (a) the first layer is relaxed and includes defects, (b) the second layer is compressive strained and the third layer is tensile strained, and (c) the first, second, third, and device layers are all included in a trench. Other embodiments are described herein.
Abstract translation: 一个实施例包括一种装置,包括:第一外延层,其耦合到具有第一晶格常数的衬底; 第二外延层,在第一层上,具有第二晶格常数; 第三外延层,与第二层的上表面接触,具有不等于第二晶格常数的第三晶格常数; 以及在所述第三层上的包括沟道区的外延器件层; 其中(a)第一层被松弛并且包括缺陷,(b)第二层被压缩应变并且第三层被拉伸应变,并且(c)第一层,第二层,第三层以及器件层都包括在沟槽 。 本文描述了其它实施例。
-
公开(公告)号:US20210384419A1
公开(公告)日:2021-12-09
申请号:US16322890
申请日:2016-09-02
Applicant: Intel Corporation
Inventor: ABHISHEK A. SHARMA , VAN H. LE , GILBERT DEWEY , RAFAEL RIOS , JACK T. KAVALIEROS , SHRIRAM SHIVARAMAN
Abstract: Embodiments include a resistive random access memory (RRAM) storage cell, having a resistive switching material layer and a semiconductor layer between two electrodes, where the semiconductor layer serves as an OEL. In addition, the RRAM storage cell may be coupled with a transistor to form a RRAM memory cell. The RRAM memory cell may include a semiconductor layer as a channel for the transistor, and also shared with the storage cell as an OEL for the storage cell. A shared electrode may serve as a source electrode of the transistor and an electrode of the storage cell. In some embodiments, a dielectric layer may be shared between the transistor and the storage cell, where the dielectric layer is a resistive switching material layer of the storage cell.
-
公开(公告)号:US20200373403A1
公开(公告)日:2020-11-26
申请号:US16990219
申请日:2020-08-11
Applicant: INTEL CORPORATION
Inventor: SEUNG HOON SUNG , WILLY RACHMADY , JACK T. KAVALIEROS , HAN WUI THEN , MARKO RADOSAVLJEVIC
IPC: H01L29/49 , H01L29/78 , H01L29/423 , H01L29/66 , H01L21/28
Abstract: Techniques are disclosed for transistor gate trench engineering to decrease capacitance and resistance. Sidewall spacers, sometimes referred to as gate spacers, or more generally, spacers, may be formed on either side of a transistor gate to help lower the gate-source/drain capacitance. Such spacers can define a gate trench after dummy gate materials are removed from between the spacers to form the gate trench region during a replacement gate process, for example. In some cases, to reduce resistance inside the gate trench region, techniques can be performed to form a multilayer gate or gate electrode, where the multilayer gate includes a first metal and a second metal above the first metal, where the second metal includes lower electrical resistivity properties than the first metal. In some cases, to reduce capacitance inside a transistor gate trench, techniques can be performed to form low-k dielectric material on the gate trench sidewalls.
-
公开(公告)号:US20200152635A1
公开(公告)日:2020-05-14
申请号:US16473592
申请日:2017-03-31
Applicant: Intel Corporation
Inventor: ABHISHEK A. SHARMA , VAN H. LE , GILBERT DEWEY , SHRIRAM SHIVARAMAN , YIH WANG , TAHIR GHANI , JACK T. KAVALIEROS
IPC: H01L27/108 , H01L29/786 , H01L29/417 , H01L29/49 , H01L29/51 , H01L29/66 , H01L29/45
Abstract: Embodiments herein describe techniques for a semiconductor device including a TFT having a gate electrode with a gate length determined by a spacer. Embodiments may include a gate electrode above a substrate, a channel layer above the gate electrode, and a source electrode, a drain electrode, and a spacer above the channel layer. The drain electrode may be separated from the source electrode by the spacer. The drain electrode and the source electrode may have different widths or include different materials. Furthermore, the spacer may overlap with the gate electrode, hence the gate length of the gate electrode may be determined by the spacer width. Other embodiments may be described and/or claimed.
-
9.
公开(公告)号:US20190341300A1
公开(公告)日:2019-11-07
申请号:US16473960
申请日:2017-03-30
Applicant: INTEL CORPORATION
Inventor: GLENN A. GLASS , ANAND S. MURTHY , KARTHIK JAMBUNATHAN , BENJAMIN CHU-KUNG , SEUNG HOON SUNG , JACK T. KAVALIEROS , TAHIR GHANI
IPC: H01L21/768 , H01L29/49 , H01L29/423 , H01L29/08 , H01L29/417 , H01L29/66 , H01L29/78 , H01L29/06
Abstract: Techniques are disclosed for forming transistors employing a carbon-based etch stop layer (ESL) for preserving source and drain (S/D) material during contact trench etch processing. As can be understood based on this disclosure, carbon-based layers can provide increased resistance for etch processing, such that employing a carbon-based ESL on S/D material can preserve that S/D material during contact trench etch processing. This is due to carbon-based layers being able to provide more robust (e.g., more selective) etch selectivity during contact trench etch processing than the S/D material it is preserving (e.g., Si, SiGe, Ge, group III-V semiconductor material) and other etch stop layers (e.g., insulator material-based etch stop layers). Employing a carbon-based ESL enables a given S/D region to protrude from shallow trench isolation (STI) material prior to contact metal deposition, thereby providing more surface area for making contact to the given S/D region, which improves transistor performance.
-
公开(公告)号:US20190198675A1
公开(公告)日:2019-06-27
申请号:US16329044
申请日:2016-09-27
Applicant: Intel Corporation
Inventor: ABHISHEK A. SHARMA , VAN H. LE , GILBERT DEWEY , RAFAEL RIOS , JACK T. KAVALIEROS , YIH WANG , SHRIRAM SHIVARAMAN
IPC: H01L29/786 , H01L21/768 , H01L23/50 , H01L29/66
CPC classification number: H01L29/78642 , H01L21/768 , H01L21/76802 , H01L23/50 , H01L29/66742 , H01L2224/16225 , H01L2924/15311
Abstract: Embodiments of the present disclosure describe a non-planar gate thin film transistor. An integrated circuit may include a plurality of layers formed on a substrate, and the plurality of layers may include a first one of a source or drain, an inter-layer dielectric (ILD) formed on the first one of the source or drain, and a second one of the source or drain formed on the ILD. A semiconductive layer may be formed on a sidewall of the plurality of layers. A gate dielectric layer formed on the semiconductive layer, and a gate may be in contact with the gate dielectric layer.
-
-
-
-
-
-
-
-
-