Transistor structure with air gap and method of fabricating the same

    公开(公告)号:US11355389B2

    公开(公告)日:2022-06-07

    申请号:US17133652

    申请日:2020-12-24

    Abstract: A transistor structure with an air gap includes a substrate. A transistor is disposed on the substrate. An etching stop layer covers and contacts the transistor and the substrate. A first dielectric layer covers and contacts the etching stop layer. A second dielectric layer covers the first dielectric layer. A trench is disposed on the gate structure and within the first dielectric layer and the second dielectric layer. A width of the trench within the second dielectric layer is smaller than a width of the trench within the first dielectric layer. A filling layer is disposed within the trench and covers the top surface of the second dielectric layer. An air gap is formed within the filling layer.

    Method of fabricating semiconductor device
    6.
    发明授权
    Method of fabricating semiconductor device 有权
    制造半导体器件的方法

    公开(公告)号:US09583594B2

    公开(公告)日:2017-02-28

    申请号:US14829649

    申请日:2015-08-19

    Abstract: A semiconductor device and a method of fabricating the same, the semiconductor device includes a hard mask layer and a plurality of spacers. The hard mask layer is disposed on a target layer and has a first material and a second material. The spacers are disposed on the hard mask layer, wherein a first portion of the spacers is disposed on the first material, and a second portion of the spacers is disposed on the second material.

    Abstract translation: 半导体器件及其制造方法,半导体器件包括硬掩模层和多个间隔物。 硬掩模层设置在目标层上并具有第一材料和第二材料。 间隔物设置在硬掩模层上,其中间隔物的第一部分设置在第一材料上,间隔物的第二部分设置在第二材料上。

    Semiconductor process
    9.
    发明授权
    Semiconductor process 有权
    半导体工艺

    公开(公告)号:US09401280B2

    公开(公告)日:2016-07-26

    申请号:US14288399

    申请日:2014-05-28

    CPC classification number: H01L21/28273 H01L27/11521 H01L27/11534

    Abstract: A semiconductor process includes the following steps. A first gate is formed on a substrate, wherein the first gate includes a stacked gate on the substrate and a cap on the stacked gate. A spacer material is formed to conformally cover the first gate and the substrate. The spacer material is etched to form a spacer on a side of the first gate and a block on the other side of the first gate corresponding to the side. A material covers the substrate, the block, the first gate and the spacer, wherein the top surface of the material is a flat surface. The block, the spacer and the material are pulled down with the same pulling selectivity so that an assisting gate is formed from the block and a selective gate is formed from the spacer.

    Abstract translation: 半导体工艺包括以下步骤。 第一栅极形成在衬底上,其中第一栅极包括衬底上的堆叠栅极和堆叠栅极上的帽。 形成间隔物材料以保形地覆盖第一栅极和衬底。 蚀刻间隔材料以在第一栅极的一侧上形成间隔物,并且在第一栅极的另一侧上对应于侧面的块。 材料覆盖基板,块,第一栅极和间隔件,其中材料的顶表面是平坦的表面。 块,间隔物和材料以相同的拉拔选择性被拉下,使得从块形成辅助栅极,并且由间隔物形成选择栅极。

    Method of fabricating semiconductor device
    10.
    发明授权
    Method of fabricating semiconductor device 有权
    制造半导体器件的方法

    公开(公告)号:US09023726B1

    公开(公告)日:2015-05-05

    申请号:US14082200

    申请日:2013-11-18

    Abstract: A method of fabricating a semiconductor device includes the following steps. At least a first gate stack layer and at least a second gate stack layer protruding from a conductive layer on a substrate are provided. Subsequently, two spacers and a protective layer are formed on the conductive layer, and the two spacers and the protective layer jointly surround the protruded first gate stack layer and the protruded second gate stack layer. The two spacers and the protective layer are used as a mask to remove a part of the conductive layer. Afterwards, the two spacers and the protective layer are removed.

    Abstract translation: 制造半导体器件的方法包括以下步骤。 提供至少一个第一栅堆叠层和至少一个从衬底上的导电层突出的第二栅堆叠层。 随后,在导电层上形成两个间隔物和保护层,两个间隔物和保护层共同围绕突出的第一栅叠层和突出的第二栅堆叠层。 将两个间隔物和保护层用作掩模以去除导电层的一部分。 之后,取下两个间隔物和保护层。

Patent Agency Ranking