摘要:
A chip package and a lead frame used in the chip package are disclosed. The lead frame includes a plurality of first side leads and a plurality of second side leads where the first side leads have a plurality of first bent leads extending from a first edge and the second side leads have a plurality of second bent leads extending from a second edge. The inner ends of the first bent leads and the inner ends of the second bent leads are facing to a third edge between the first and second edges and are connected to the lead frame. Therefore, the lengths of the first side leads are equal and symmetrical to the ones of the second side leads without any suspended long leads for chip attachment. The chip package is most suitable for packaging chips with bonding pads on one single side.
摘要:
An IC package keeping the attachment level of leads on chip during molding process, mainly comprises a plurality of leads of a Lead-On-Chip (LOC) leadframe, a chip adhered under the leads, a plurality of bonding wires electrically connecting the chip to the leads, a plurality of first supporting columns disposed above some of the leads, a plurality of second supporting columns disposed under the some of the leads and a molding compound. The molding compound encapsulates the chip, the bonding wires, inner portions of the leads and sides of the first and second supporting columns. Therein, the first and second supporting columns are longitudinally corresponding to each other and adjacent the chip. The thickness including one of the first supporting columns, a corresponding one of the second supporting columns and one of the leads disposed corresponding to the selected first supporting column and the selected second supporting column is approximately as same as that of the molding compound. By means of the supporting columns in the package, it is able to prevent the problems of chip displacement during molding process and exposure of chip backside or the bonding wires.
摘要:
A PCB for mounting IC package is designed with dummy solder pads. Dummy solder pastes will spread on the dummy solder pads after screen printing process of solder paste. A substrate for a package of IC is designed with or without dummy solder pads. After mounting the package of IC onto the PCB, the dummy solder paste may or may not solder to the substrate of the package of IC. When the package of IC suffers external force, the dummy solder pastes can help provide supporting for the package of IC and increase the mechanical strength to avoid package or IC crack.
摘要:
Disclosed is a method for forming an EMI shielding layer on all surfaces of a semiconductor package in order to enhance EMI shielding effect on all surfaces and to prevent electrical short to external terminals of the semiconductor package. According to the method, a temporary protective layer is formed on the external terminals where the temporary protective layer is further in contact with a plurality of annular surface regions of the semiconductor package surrounding and adjacent to the external terminals. Then, the EMI shielding layer is formed on the top surface, the bottom surface and the side surfaces of the semiconductor package without forming on the external terminals.
摘要:
A semiconductor package with enhanced mobility of ball terminals is revealed. A chip is attached to the substrate by a die-attaching material where the substrate has at least a stepwise depression on the covered surface to make the substrate thickness be stepwise decreased from a central line of the die-attaching area toward two opposing sides of the substrate. The die-attaching material is filled in the stepwise depression. Therefore, the thickness of the die-attaching material under cross-sectional corner(s) of the chip becomes thicker so that a row of the ball terminals away from the central line of the die-attaching area can have greater mobility without changing the appearance, dimensions, thicknesses of the semiconductor package, nor the placing plane of the ball terminals. Accordingly, the row of ball terminals located adjacent the edges or corners of the semiconductor package can withstand larger stresses without ball cracks nor ball drop. The stepwise depression can accommodate the die-attaching material to control bleeding contaminations.
摘要:
A window ball grid array substrate and its package structure includes a package substrate with a long slot arranged thereon, wherein the improvement is characterized by the long slot penetrating an end of the package substrate making the package substrate appear to be U-shaped.
摘要:
A window-type BGA semiconductor package is revealed, primarily comprising a substrate with a wire-bonding slot, a chip disposed on a top surface of the substrate, and a plurality of bonding wires passing through the wire-bonding slot. A plurality of plating line stubs are formed on a bottom surface of the substrate, connect the bonding fingers on the substrate and extend to the wire-bonding slot. The bonding wires electrically connect the bonding pads of the chip to the corresponding bonding fingers of the substrate. The plating line stubs are compliant to the wire-bonding paths of the bonding wires correspondingly connected at the bonding fingers, such as parallel to the overlapped arrangement, to avoid electrical short between the plating line stubs and the bonding wires with no corresponding relationship of electrical connections.
摘要:
A semiconductor device having package-on-package (POP) configuration, primarily comprises a plurality of vertically stacked semiconductor packages and a plurality of electrical connecting components such as solder paste to electrically connect the external terminals of the semiconductor packages such as external leads of leadframes. Each semiconductor package has an encapsulant to encapsulate at least a chip where the encapsulant is movable with respect to the electrical connecting components to absorb the stresses between the vertically stacked semiconductor packages. In one embodiment, a stress-releasing layer is interposed between the vertically stacked semiconductor packages.
摘要:
A semiconductor package with multiple chips side-by-side disposed on a leadframe is revealed, primarily comprising a plurality of leads of a leadframe, a first chip, a second chip, and an encapsulant to encapsulate the chips where the chip thickness of the second chip is larger than the one of the first chip. The first chip and the second chip are individually disposed on a first die-attaching area and on a second die-attaching area of the leads or a die pad of the leadframe. The second die-attaching area is downset relative to the first die-attaching area in a manner that a bottom surface of the encapsulant is closer to the second die-attaching areas than to the first die-attaching areas. Therefore, when chips with different thicknesses are side-by-side disposed, there is no unbalanced mold flow nor package warpage issue.
摘要:
A Chip-On-Lead (COL) multi-chip package is revealed, primarily comprising a plurality of leads, a first chip disposed on the first leads, one or more second chips stacked on the first chip, and an encapsulant. The leads have a plurality of internal leads encapsulated inside the encapsulant where the internal leads are fully formed on a downset plane toward and parallel to a bottom surface of the encapsulant. The height between the internal leads to a top surface of the encapsulant is three times or more greater than the height between the internal leads and the bottom surface. Since the number and the thickness of the second chips is under controlled, tile thickness between the top surface of the encapsulant and the most adjacent one of the second chips is about the same as the one between the internal leads and the bottom surface of the encapsulant. Therefore, the internal leads of the leads without downset bends in the encapsulant can balance the upper and lower mold flows and carry more chips without shifting nor tilting.