Semi-floating gate FET
    221.
    发明授权

    公开(公告)号:US09799776B2

    公开(公告)日:2017-10-24

    申请号:US14739634

    申请日:2015-06-15

    Abstract: A semi-floating gate transistor is implemented as a vertical FET built on a silicon substrate, wherein the source, drain, and channel are vertically aligned, on top of one another. Current flow between the source and the drain is influenced by a control gate and a semi-floating gate. Front side contacts can be made to each one of the source, drain, and control gate terminals of the vertical semi-floating gate transistor. The vertical semi-floating gate FET further includes a vertical tunneling FET and a vertical diode. Fabrication of the vertical semi-floating gate FET is compatible with conventional CMOS manufacturing processes, including a replacement metal gate process. Low-power operation allows the vertical semi-floating gate FET to provide a high current density compared with conventional planar devices.

    VERTICAL JUNCTION FINFET DEVICE AND METHOD FOR MANUFACTURE
    227.
    发明申请
    VERTICAL JUNCTION FINFET DEVICE AND METHOD FOR MANUFACTURE 审中-公开
    垂直结型FINFET器件及其制造方法

    公开(公告)号:US20170077270A1

    公开(公告)日:2017-03-16

    申请号:US15361935

    申请日:2016-11-28

    Abstract: A vertical junction field effect transistor (JFET) is supported by a semiconductor substrate that includes a source region within the semiconductor substrate doped with a first conductivity-type dopant. A fin of semiconductor material doped with the first conductivity-type dopant has a first end in contact with the source region and further includes a second end and sidewalls between the first and second ends. A drain region is formed of first epitaxial material grown from the second end of the fin and doped with the first conductivity-type dopant. A gate structure is formed of second epitaxial material grown from the sidewalls of the fin and doped with a second conductivity-type dopant.

    Abstract translation: 垂直结型场效应晶体管(JFET)由包括掺杂有第一导电型掺杂剂的半导体衬底内的源极区域的半导体衬底支撑。 掺杂有第一导电型掺杂剂的半导体材料的鳍具有与源极区域接触的第一端,并且还包括第二端和第二端之间的侧壁。 漏极区域由从鳍片的第二端生长并掺杂有第一导电型掺杂剂的第一外延材料形成。 栅极结构由从鳍的侧壁生长并掺杂有第二导电型掺杂剂的第二外延材料形成。

    HIGH DENSITY RESISTIVE RANDOM ACCESS MEMORY (RRAM)
    228.
    发明申请
    HIGH DENSITY RESISTIVE RANDOM ACCESS MEMORY (RRAM) 审中-公开
    高密度电阻随机存取存储器(RRAM)

    公开(公告)号:US20170033284A1

    公开(公告)日:2017-02-02

    申请号:US15293998

    申请日:2016-10-14

    Abstract: A memory cell includes a substrate layer, with a plurality of silicided semiconductor fins stacked on the substrate layer and spaced apart from one another. A first metal liner layer is stacked on the plurality of silicided semiconductor fins and on the substrate layer. A plurality of first contact pillars are stacked on the first metal liner layer adjacent a different respective one of the plurality of silicided semiconductor fins. A configurable resistance structure covers portions of the first metal liner layer that are stacked on the substrate layer and portions of the first metal liner layer that are stacked on each of the plurality of silicided semiconductor fins. A metal fill layer is stacked on the configurable resistance structure. A plurality of second contact pillars ism stacked on the metal fill layer adjacent a space between a different pair of adjacent silicided semiconductor fins of the plurality thereof.

    Abstract translation: 存储单元包括衬底层,多个硅化半导体鳍片堆叠在衬底层上并彼此间隔开。 第一金属衬垫层堆叠在多个硅化半导体鳍片上和衬底层上。 在第一金属衬垫层上堆叠多个第一接触柱,与多个硅化半导体鳍片中的不同的一个相邻。 可配置的电阻结构覆盖层叠在基板层上的第一金属衬垫层的部分和堆叠在多个硅化半导体鳍片中的每一个上的第一金属衬垫层的部分。 金属填充层堆叠在可配置电阻结构上。 多个第二接触柱堆叠在金属填充层上,与多个相邻的相邻硅化物半导体散热片之间的空间相邻。

    Vertical junction FinFET device and method for manufacture
    229.
    发明授权
    Vertical junction FinFET device and method for manufacture 有权
    垂直结FinFET器件及其制造方法

    公开(公告)号:US09543304B2

    公开(公告)日:2017-01-10

    申请号:US14677404

    申请日:2015-04-02

    Abstract: A vertical junction field effect transistor (JFET) is supported by a semiconductor substrate that includes a source region within the semiconductor substrate doped with a first conductivity-type dopant. A fin of semiconductor material doped with the first conductivity-type dopant has a first end in contact with the source region and further includes a second end and sidewalls between the first and second ends. A drain region is formed of first epitaxial material grown from the second end of the fin and doped with the first conductivity-type dopant. A gate structure is formed of second epitaxial material grown from the sidewalls of the fin and doped with a second conductivity-type dopant.

    Abstract translation: 垂直结型场效应晶体管(JFET)由包括掺杂有第一导电型掺杂剂的半导体衬底内的源极区域的半导体衬底支撑。 掺杂有第一导电型掺杂剂的半导体材料的鳍具有与源极区域接触的第一端,并且还包括第二端和第二端之间的侧壁。 漏极区域由从鳍片的第二端生长并掺杂有第一导电型掺杂剂的第一外延材料形成。 栅极结构由从鳍的侧壁生长并掺杂有第二导电型掺杂剂的第二外延材料形成。

Patent Agency Ranking