-
公开(公告)号:US20250008661A1
公开(公告)日:2025-01-02
申请号:US18343993
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Arturo Navarro Alvarez , Jeff Ku , Luis Carlos Sanchez Herrera , Min Suet Lim , Pin Wang , Tongyan Zhai , Raghavendra Ramesh Rao
IPC: H05K1/18
Abstract: Deflection spring compression mounting is disclosed. A disclosed example deflection spring for an electronics package includes first and second end portions having first and second locking interfaces, respectively, to at least partially constrain the first and second end portions relative to a support, a curved portion, and a medial portion having a third locking interface to fix the medial portion relative to the support, wherein fixing the medial portion relative to the support causes the curved portion to contact and press against the electronics package.
-
公开(公告)号:US20250008293A1
公开(公告)日:2025-01-02
申请号:US18214884
申请日:2023-06-27
Applicant: Intel Corporation
Inventor: Hector Cordourier Maruri , Jesus Rodrigo Ferrer Romero , Diego Mauricio Cortes Hernandez , Rosa Jacqueline Sanchez Mesa , Sandra Coello Chavarin , Margarita Jauregui Franco , Willem Beltman , Valeria Cortez Gutierrez
IPC: H04S7/00 , G06N3/0464
Abstract: A system, article, device, apparatus, and method of audio processing comprises receiving, by processor circuitry, binaural audio signals at least overlapping at a same time and of a same two or more audio sources. The method also comprises generating localization map data indicating locations of the two or more audio sources relative to microphones providing the binaural audio signals and comprising inputting at least one version of the binaural audio signals into at least one neural network (NN).
-
公开(公告)号:US20250007738A1
公开(公告)日:2025-01-02
申请号:US18215951
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Christopher Gutierrez , Marcio Juliato , Manoj Sastry , Vuk Lesi , Shabbir Ahmed
Abstract: Techniques include a method, apparatus, system and computer-readable medium to detect, quantify and localize attacks to enhance security for time-synchronized networking. Embodiments include a diagnostic stream producer to produce diagnostic information providing evidence of a timing attack on a node of a time-synchronized network. Embodiments include a diagnostic stream consumer to consume diagnostic information, analyze the diagnostic information, and determine whether a node is under a timing attack. Other embodiments are described and claimed.
-
244.
公开(公告)号:US20250007693A1
公开(公告)日:2025-01-02
申请号:US18217445
申请日:2023-06-30
Applicant: Intel Corporation
Inventor: Santosh GHOSH , Qian WANG , Manoj R. SASTRY
Abstract: Kyber is a secure key encapsulation mechanism (KEM) for secure key exchange. Performance overhead associated with use of Kyber for secure key exchange is reduced by computing multiple coefficients of different polynomials for independent operations in parallel and localizing them in memory for fast access for polynomial multiplications used in key generation, encapsulation, and decapsulation allowing for parallelization of Keccak calls.
-
公开(公告)号:US20250007600A1
公开(公告)日:2025-01-02
申请号:US18344191
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Yang-Seok Choi , Sagar Dhakal , Husam Elfadil , Thushara Hewavithana , Xiaofeng Li , Peng Lu , Tariq Qureshi , Jan Schreck
IPC: H04B7/08 , H04B7/0426 , H04B7/06
Abstract: Techniques are disclosed to address issues related to the computation of channel state information (CSI) and angular spectrum (AS) to perform beamforming. The CSI and AS, as well as various statistical channel parameters of a wireless channel, may be computed using different techniques, which include the use of domain knowledge enhanced neural networks (DKE-NNs). The CSI and AS may be further utilized to perform beamforming using various techniques. One of these techniques may include the implementation of eigen beamforming, which provides artificially generated power at locations within the AS that are identified with estimated eigenvector beam locations. As a result of the artificially-generated power, the resulting vector decomposition used to provide the beamforming weights results in widened eigenvector beams.
-
公开(公告)号:US20250007278A1
公开(公告)日:2025-01-02
申请号:US18216447
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Krzysztof Domanski , Robert Haeussler , Harshit Dhakad
IPC: H02H9/02
Abstract: An integrated circuit (IC) device comprises a conductive contact at a surface of the IC device. First and second circuitry are coupled with the conductive contact. First and second supply lines are coupled with and provide power to the first circuitry, the first supply line providing a first voltage, and the second supply line providing a second voltage. The second circuitry is further coupled with the second supply line and a third supply line. The third supply line is to provide a third voltage and may provide a path for a current associated with an electrostatic discharge (ESD) event. A resistive element is coupled between the first supply line and the third supply line. The resistive element may reduce a current in the first supply line associated with an ESD event.
-
公开(公告)号:US20250006840A1
公开(公告)日:2025-01-02
申请号:US18344022
申请日:2023-06-29
Applicant: INTEL CORPORATION
Inventor: Rachel A. Steinhardt , Kevin P. O'Brien , Dmitri Evgenievich Nikonov , John J. Plombon , Tristan A. Tronic , Ian Alexander Young , Matthew V. Metz , Marko Radosavljevic , Carly Rogan , Brandon Holybee , Raseong Kim , Punyashloka Debashis , Dominique A. Adams , I-Cheng Tung , Arnab Sen Gupta , Gauri Auluck , Scott B. Clendenning , Pratyush P. Buragohain , Hai Li
IPC: H01L29/78 , H01L29/76 , H01L29/786
Abstract: In one embodiment, a negative capacitance transistor device includes a perovskite semiconductor material layer with first and second perovskite conductors on opposite ends of the perovskite semiconductor material layer. The device further includes a dielectric material layer on the perovskite semiconductor material layer between the first and second perovskite conductors, a perovskite ferroelectric material layer on the dielectric material layer, and a third perovskite conductor on the perovskite ferroelectric material layer.
-
公开(公告)号:US20250006791A1
公开(公告)日:2025-01-02
申请号:US18346227
申请日:2023-07-01
Applicant: Intel Corporation
Inventor: Rachel A. Steinhardt , Kevin P. O'Brien , Dominique A. Adams , Gauri Auluck , Pratyush P. Buragohain , Scott B. Clendenning , Punyashloka Debashis , Arnab Sen Gupta , Brandon Holybee , Raseong Kim , Matthew V. Metz , John J. Plombon , Marko Radosavljevic , Carly Rogan , Tristan A. Tronic , I-Cheng Tung , Ian Alexander Young , Dmitri Evgenievich Nikonov
IPC: H01L29/08 , H01L29/06 , H01L29/12 , H01L29/423 , H01L29/51 , H01L29/66 , H01L29/775 , H01L29/78 , H01L29/786
Abstract: Perovskite oxide field effect transistors comprise perovskite oxide materials for the channel, source, drain, and gate oxide regions. The source and drain regions are doped with a higher concentration of n-type or p-type dopants (depending on whether the transistor is an n-type or p-type transistor) than the dopant concentration in the channel region to minimize Schottky barrier height between the source and drain regions and the source and drain metal contact and contact resistance.
-
公开(公告)号:US20250006790A1
公开(公告)日:2025-01-02
申请号:US18345931
申请日:2023-06-30
Applicant: Intel Corporation
Inventor: Anand Murthy , Shishir Pandya , James Kally , Robert Ehlert , Tahir Ghani
IPC: H01L29/08 , H01L21/02 , H01L29/167 , H01L29/45
Abstract: In some implementations, a device may include a channel material. In addition, the device may include a contact metal. The device may include a first layer between the channel material and the contact metal, the first layer having antimony and silicon. Moreover, the device may include a second layer between the contact metal and the first layer, the second layer having phosphorus and silicon.
-
公开(公告)号:US20250006652A1
公开(公告)日:2025-01-02
申请号:US18346098
申请日:2023-06-30
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Nitin A. Deshpande , Francisco Maya , Bhaskar Jyoti Krishnatreya , Tan Nguyen , Siyan Dong , Alveera Gill , Keith E. Zawadzki
IPC: H01L23/544 , H01L23/00 , H01L25/065
Abstract: An apparatus comprising a first integrated circuit device, the first integrated circuit device comprising a first layer with an area comprising metallization and metal-free slits; and a fiducial in a second layer above the first layer, the fiducial formed over the area comprising the metallization and metal-free slits.
-
-
-
-
-
-
-
-
-