Asymmetric-channel memory system
    61.
    发明授权

    公开(公告)号:US11200181B2

    公开(公告)日:2021-12-14

    申请号:US16828570

    申请日:2020-03-24

    Applicant: Rambus Inc.

    Abstract: An expandable memory system that enables a fixed signaling bandwidth to be configurably re-allocated among dedicated memory channels. Memory channels having progressively reduced widths are dedicated to respective memory sockets, thus enabling point-to-point signaling with respect to each memory socket without signal-compromising traversal of unloaded sockets or costly replication of a full-width memory channel for each socket.

    Clock generation for timing communications with ranks of memory devices

    公开(公告)号:US10162772B2

    公开(公告)日:2018-12-25

    申请号:US15424714

    申请日:2017-02-03

    Applicant: Rambus Inc.

    Abstract: A memory controller includes a clock generator to generate a first clock signal and a timing circuit to generate a second clock signal from the first clock signal. The second clock signal times communications with any of a plurality of memory devices in respective ranks, including a first memory device in a first rank and a second memory device in a second rank. The timing circuit is configured to adjust a phase of the first clock signal, when the memory controller is communicating with the second memory device, based on calibration data associated with the second memory device and timing adjustment data associated with feedback from at least the first memory device.

    Strobe Acquisition and Tracking
    68.
    发明申请

    公开(公告)号:US20180082725A1

    公开(公告)日:2018-03-22

    申请号:US15665312

    申请日:2017-07-31

    Applicant: Rambus Inc.

    CPC classification number: G11C7/222 G06F13/1689 G11C7/02 G11C7/22

    Abstract: A memory controller includes an interface to receive a data strobe signal and corresponding read data. The data strobe signal and the read data correspond to a read command issued by the memory controller, and the read data is received in accordance with the data strobe signal and an enable signal. A circuit in the memory controller is to dynamically adjust a timing offset between the enable signal and the data strobe signal, and control logic is to issue a supplemental read command in accordance with a determination that a time interval since a last read command issued by the memory controller exceeds a predetermined value.

Patent Agency Ranking