Method of using a sacrificial gate structure to make a metal gate FinFET transistor
    82.
    发明授权
    Method of using a sacrificial gate structure to make a metal gate FinFET transistor 有权
    使用牺牲栅极结构制造金属栅极FinFET晶体管的方法

    公开(公告)号:US09548361B1

    公开(公告)日:2017-01-17

    申请号:US14755663

    申请日:2015-06-30

    Abstract: A self-aligned SiGe FinFET device features a relaxed channel region having a high germanium concentration. Instead of first introducing germanium into the channel and then attempting to relax the resulting strained film, a relaxed channel is formed initially to accept the germanium. In this way, a presence of germanium can be established without straining or damaging the lattice. Gate structures are patterned relative to intrinsic silicon fins, to ensure that the gates are properly aligned, prior to introducing germanium into the fin lattice structure. After aligning the gate structures, the silicon fins are segmented to elastically relax the silicon lattice. Then, germanium is introduced into the relaxed silicon lattice, to produce a SiGe channel that is substantially stress-free and also defect-free. Using the method described, concentration of germanium achieved in a structurally stable film can be increased to a level greater than 85%.

    Abstract translation: 自对准SiGe FinFET器件具有具有高锗浓度的松弛沟道区。 不是首先将锗引入通道,然后尝试松弛所得到的应变膜,最初形成松弛的通道以接受锗。 以这种方式,可以建立锗的存在而不会使晶格变形或损坏。 在将锗引入鳍状晶格结构之前,门结构相对于本征硅散热片图案化,以确保栅极正确对准。 在对齐栅极结构之后,将硅片段分段以弹性地松弛硅晶格。 然后,将锗引入松弛的硅晶格中,以产生基本上无应力且也无缺陷的SiGe沟道。 使用所述方法,在结构稳定的膜中实现的锗的浓度可以增加到大于85%的水平。

    Silicon germanium and silicon fins on oxide from bulk wafer
    84.
    发明授权
    Silicon germanium and silicon fins on oxide from bulk wafer 有权
    硅晶片上的硅锗和硅片

    公开(公告)号:US09418900B1

    公开(公告)日:2016-08-16

    申请号:US14800290

    申请日:2015-07-15

    Abstract: A method for forming fins includes growing a SiGe layer and a silicon layer over a surface of a bulk Si substrate, patterning fin structures from the silicon layer and the SiGe layer and filling between the fin structures with a dielectric fill. Trenches are formed to expose end portions of the fin structures. A first region of the fin structures is blocked off. The SiGe layer of the fin structures of a second region is removed by selectively etching the fin structures from the end portions to form voids, which are filled with dielectric material. The silicon layer of the fin structures is exposed. The SiGe layer in the first region is thermally oxidized to drive Ge into the silicon layer to form SiGe fins on an oxide layer in the first region and silicon fins on the dielectric material in the second region.

    Abstract translation: 用于形成翅片的方法包括在体Si衬底的表面上生长SiGe层和硅层,从硅层和SiGe层图案化翅片结构,并用电介质填充物填充翅片结构。 形成沟槽以暴露翅片结构的端部。 翅片结构的第一个区域被阻挡。 通过从端部选择性地蚀刻翅片结构来去除第二区域的翅片结构的SiGe层,以形成填充有电介质材料的空隙。 翅片结构的硅层被暴露。 第一区域中的SiGe层被热氧化以将Ge驱动到硅层中,以在第一区域中的氧化物层上形成SiGe散热片,并在第二区域中在介电材料上形成硅散热片。

    METHOD TO PROTECT AGAINST CONTACT RELATED SHORTS ON UTBB
    85.
    发明申请
    METHOD TO PROTECT AGAINST CONTACT RELATED SHORTS ON UTBB 有权
    在UTBB上保护接触相关短语的方法

    公开(公告)号:US20160211171A1

    公开(公告)日:2016-07-21

    申请号:US15081749

    申请日:2016-03-25

    CPC classification number: H01L21/76283 H01L21/31111 H01L21/76232 H01L21/84

    Abstract: Isolation trenches are etched through an active silicon layer overlying a buried oxide on a substrate into the substrate, and through any pad dielectric(s) on the active silicon layer. Lateral epitaxial growth of the active silicon layer forms protrusions into the isolation trenches to a lateral distance of at least about 5 nanometers, and portions of the isolation trenches around the protrusions are filled with dielectric. Raised source/drain regions are formed on portions of the active silicon layer including a dielectric. As a result, misaligned contacts passing around edges of the raised source/drain regions remain spaced apart from sidewalls of the substrate in the isolation trenches.

    Abstract translation: 通过将衬底上的掩埋氧化物覆盖在衬底中以及通过有源硅层上的任何焊盘电介质的有源硅层蚀刻隔离沟槽。 有源硅层的横向外延生长在隔离沟槽中形成至少约5纳米的横向距离的突起,并且围绕突起的部分隔离沟槽被电介质填充。 在包括电介质的有源硅层的部分上形成凸起的源极/漏极区。 结果,穿过凸起的源极/漏极区域的边缘的不对准触点保持与隔离沟槽中的衬底的侧壁间隔开。

    Method for the formation of fin structures for FinFET devices
    86.
    发明授权
    Method for the formation of fin structures for FinFET devices 有权
    用于形成FinFET器件鳍片结构的方法

    公开(公告)号:US09368411B2

    公开(公告)日:2016-06-14

    申请号:US14596625

    申请日:2015-01-14

    Abstract: A SOI substrate layer formed of a silicon semiconductor material includes adjacent first and second regions. A portion of the silicon substrate layer in the second region is removed such that the second region retains a bottom portion made of the silicon semiconductor material. An epitaxial growth of a silicon-germanium semiconductor material is made on the bottom portion to produce a silicon-germanium region. The silicon region is patterned to define a first fin structure of a FinFET of a first (for example, n-channel) conductivity type. The silicon-germanium region is also patterned to define a second fin structure of a FinFET of a second (for example, p-channel) conductivity type.

    Abstract translation: 由硅半导体材料形成的SOI衬底层包括相邻的第一和第二区域。 去除第二区域中的硅衬底层的一部分,使得第二区域保持由硅半导体材料制成的底部。 硅 - 锗半导体材料的外延生长在底部制成以产生硅 - 锗区。 图案化硅区域以限定第一(例如,n沟道)导电类型的FinFET的第一鳍结构。 硅 - 锗区域也被图案化以限定第二(例如p沟道)导电类型的FinFET的第二鳍结构。

    Semiconductor device including groups of stacked nanowires and related methods
    88.
    发明授权
    Semiconductor device including groups of stacked nanowires and related methods 有权
    包括堆叠纳米线组的半导体器件和相关方法

    公开(公告)号:US09257450B2

    公开(公告)日:2016-02-09

    申请号:US14182632

    申请日:2014-02-18

    Abstract: A method for making a semiconductor device may include forming, above a substrate, a stack of alternating layers of first and second semiconductor materials. The second semiconductor material may be different than the first semiconductor material. The method may further include forming fins from the stack, with each fin having alternating layers of the first and second semiconductor materials, and selectively removing sidewall portions of the second semiconductor material from the fins to define recesses therein. The method may also include forming a dielectric material within the recesses, forming additional first semiconductor material on sidewall portions of the first semiconductor material in the fins, and forming a dielectric layer overlying the fins to define nanowires including the first semiconductor material within the dielectric layer.

    Abstract translation: 制造半导体器件的方法可以包括在衬底之上形成第一和第二半导体材料的交替层叠。 第二半导体材料可以不同于第一半导体材料。 该方法还可以包括从堆叠形成翅片,其中每个翅片具有第一和第二半导体材料的交替层,并且从翅片选择性地去除第二半导体材料的侧壁部分以在其中限定凹部。 该方法还可以包括在凹槽内形成介电材料,在鳍片中的第一半导体材料的侧壁部分上形成附加的第一半导体材料,以及形成覆盖鳍片的介电层,以限定纳米线,该纳米线包括介电层内的第一半导体材料 。

Patent Agency Ranking