SEMICONDUCTOR PACKAGE
    1.
    发明申请
    SEMICONDUCTOR PACKAGE 审中-公开
    半导体封装

    公开(公告)号:US20130161816A1

    公开(公告)日:2013-06-27

    申请号:US13773896

    申请日:2013-02-22

    Abstract: The present invention relates to a semiconductor package. The semiconductor package includes a substrate, at least one chip, a plurality of conductive elements, a plurality of first conductors and a molding compound. The substrate has a plurality of first pads and a solder mask. The first pads are exposed to a first surface of the substrate, and the material of the first pads is copper. The solder mask is disposed on the first surface, contacts the first pads directly, and has at least on opening so as to expose part of the first pads. The chip is mounted on the first surface of the substrate. The conductive elements electrically connect the chip and the substrate. The first conductors are disposed on the first pads. The molding compound is disposed on the first surface of the substrate, and encapsulates the chip, the conductive elements and part of the first conductors. Whereby, the solder mask contacts the first pads directly, and thus results in higher bonding strength, so as to avoid the bridge between the first conductors caused by the first conductors permeating into the interface between the solder mask and the first pads.

    Abstract translation: 本发明涉及一种半导体封装。 半导体封装包括衬底,至少一个芯片,多个导电元件,多个第一导体和模制化合物。 基板具有多个第一焊盘和焊接掩模。 第一焊盘暴露于衬底的第一表面,并且第一焊盘的材料是铜。 焊接掩模设置在第一表面上,直接接触第一焊盘,并且至少具有开口以暴露第一焊盘的部分。 芯片安装在基板的第一表面上。 导电元件电连接芯片和基板。 第一导体设置在第一焊盘上。 模塑料配置在基板的第一表面上,并封装芯片,导电元件和第一导体的一部分。 由此,焊接掩模直接接触第一焊盘,从而导致更高的焊接强度,以避免第一导体之间由第一导体渗入焊料掩模和第一焊盘之间的界面引起的桥。

    Frame and bezel structure for backlight unit
    4.
    发明授权
    Frame and bezel structure for backlight unit 有权
    背光单元的框架和边框结构

    公开(公告)号:US06976781B2

    公开(公告)日:2005-12-20

    申请号:US10446103

    申请日:2003-05-28

    CPC classification number: G02B6/0088 G02B6/0086

    Abstract: A frame including a first edge and a second edge, wherein on outer surfaces of the first edge, first hooks are formed to protrude outwardly, and on outer surfaces of the second edge, first holes are formed. A bezel has a first sidewall and a second sidewall, wherein on the first sidewall, second holes are formed, and on outer surfaces of the second sidewall, second hooks are formed to protrude outwardly. When the frame is mounted onto the bezel, the first edge is disposed onto inside surfaces of the first sidewall, and the first hooks are inserted and engaged in the second holes for fastening the frame and bezel, simultaneously the second edge is disposed onto the outside surfaces of the second sidewall, and the second hooks are inserted and engaged in the first holes for fastening the frame and the bezel.

    Abstract translation: 一种框架,包括第一边缘和第二边缘,其中在所述第一边缘的外表面上形成有第一钩子向外突出,并且在所述第二边缘的外表面上形成有第一孔。 边框具有第一侧壁和第二侧壁,其中在第一侧壁上形成第二孔,并且在第二侧壁的外表面上形成第二钩向外突出。 当框架安装在边框上时,第一边缘设置在第一侧壁的内表面上,并且第一钩被插入并接合在用于紧固框架和边框的第二孔中,同时第二边缘设置在外侧 第二侧壁的表面和第二钩被插入并接合在用于紧固框架和边框的第一孔中。

    Electronic package structure and the packaging process thereof
    7.
    发明授权
    Electronic package structure and the packaging process thereof 有权
    电子封装结构及其封装过程

    公开(公告)号:US07439619B2

    公开(公告)日:2008-10-21

    申请号:US11028718

    申请日:2005-01-03

    Abstract: The present invention provides an electronic packaging process. The surface of the chip carrier includes at least a chip attachment region and a film attachment region adjacent to the chip attachment region. At least a baffle is formed on the surface of the chip carrier, between the chip attachment region and the film attachment region. After attaching the thin film to the film attachment region of the chip carrier through an affixture layer, the chip is electrically and physically connected to the chip attachment region of the chip carrier through an adhesive layer. The baffle can effectively prevent the gas that is released from the adhesive layer from damaging the bonding between the thin film and the affixture layer. Therefore, almost no bubbles are formed and good electrical connection between the thin film and the affixture layer is maintained.

    Abstract translation: 本发明提供一种电子包装方法。 芯片载体的表面至少包括芯片附着区域和与芯片连接区域相邻的膜附着区域。 在芯片载体的表面上,在芯片安装区域和膜附着区域之间形成至少一个挡板。 在通过粘合层将薄膜附着到芯片载体的膜附着区域之后,芯片通过粘合剂层电连接并且物理地连接到芯片载体的芯片连接区域。 挡板可以有效地防止从粘合剂层释放的气体损害薄膜和固定层之间的粘结。 因此,几乎不形成气泡,并且保持薄膜和附着层之间良好的电连接。

    Semiconductor package
    9.
    发明授权
    Semiconductor package 有权
    半导体封装

    公开(公告)号:US07126221B2

    公开(公告)日:2006-10-24

    申请号:US10868495

    申请日:2004-06-14

    Abstract: A semiconductor package comprising a substrate and a semiconductor device disposed on the substrate by flip-chip bonding. The present invention is characterized by a connection structure disposed between the semiconductor device and the substrate that extends along the periphery of the bottom surface of the semiconductor device. As a result, it can preferably provide additional mounting support between the two. The connection structure can be formed from cured adhesive. The present invention also provides a method of manufacturing the semiconductor package.

    Abstract translation: 一种半导体封装,包括通过倒装芯片接合设置在衬底上的衬底和半导体器件。 本发明的特征在于设置在半导体器件和基板之间的连接结构,该连接结构沿着半导体器件的底表面的周边延伸。 结果,它可以优选地在两者之间提供附加的安装支撑。 连接结构可以由固化的粘合剂形成。 本发明还提供一种半导体封装的制造方法。

Patent Agency Ranking