Partial FIN on oxide for improved electrical isolation of raised active regions
    1.
    发明授权
    Partial FIN on oxide for improved electrical isolation of raised active regions 有权
    氧化物部分FIN,用于改善凸起活性区域的电气隔离

    公开(公告)号:US09219114B2

    公开(公告)日:2015-12-22

    申请号:US13940280

    申请日:2013-07-12

    Abstract: A semiconductor fin suspended above a top surface of a semiconductor layer and supported by a gate structure is formed. An insulator layer is formed between the top surface of the semiconductor layer and the gate structure. A gate spacer is formed, and physically exposed portions of the semiconductor fin are removed by an anisotropic etch. Subsequently, physically exposed portions of the insulator layer can be etched with a taper. Alternately, a disposable spacer can be formed prior to an anisotropic etch of the insulator layer. The lateral distance between two openings in the dielectric layer across the gate structure is greater than the lateral distance between outer sidewalls of the gate spacers. Selective deposition of a semiconductor material can be performed to form raised active regions.

    Abstract translation: 形成由半导体层的顶表面悬挂并由栅极结构支撑的半导体鳍片。 在半导体层的顶表面和栅极结构之间形成绝缘体层。 形成栅极间隔物,通过各向异性蚀刻去除半导体鳍片的物理暴露部分。 随后,可以用锥形蚀刻绝缘体层的物理暴露部分。 或者,可以在绝缘体层的各向异性蚀刻之前形成一次性间隔件。 跨过栅极结构的电介质层中的两个开口之间的横向距离大于栅极间隔物的外侧壁之间的横向距离。 可以进行半导体材料的选择性沉积以形成凸起的活性区域。

    Prevention of faceting in epitaxial source drain transistors
    2.
    发明授权
    Prevention of faceting in epitaxial source drain transistors 有权
    防止外延源极漏极晶体管中的刻面

    公开(公告)号:US08987827B2

    公开(公告)日:2015-03-24

    申请号:US13907690

    申请日:2013-05-31

    Abstract: A method for fabricating enhanced-mobility pFET devices having channel lengths below 50 nm. Gates for pFETs may be patterned in dense arrays on a semiconductor substrate that includes shallow trench isolation (STI) structures. Partially-enclosed voids in the semiconductor substrate may be formed at source and drain regions for the gates, and subsequently filled with epitaxially-grown semiconductor that compressively stresses channel regions below the gates. Some of the gates (dummy gates) may extend over edges of the STI structures to prevent undesirable faceting of the epitaxial material in the source and drain regions.

    Abstract translation: 一种制造通道长度低于50nm的增强型迁移率pFET器件的方法。 用于pFET的栅极可以在包括浅沟槽隔离(STI)结构的半导体衬底上以致密阵列图案化。 可以在用于栅极的源极和漏极区域处形成半导体衬底中的部分封闭的空隙,并且随后填充压缩地压缩栅极下方的沟道区域的外延生长的半导体。 一些栅极(伪栅极)可以在STI结构的边缘上延伸,以防止在源极和漏极区域中的外延材料的不期望的刻痕。

    PARTIAL FIN ON OXIDE FOR IMPROVED ELECTRICAL ISOLATION OF RAISED ACTIVE REGIONS
    4.
    发明申请
    PARTIAL FIN ON OXIDE FOR IMPROVED ELECTRICAL ISOLATION OF RAISED ACTIVE REGIONS 审中-公开
    用于改善活性区域的电气隔离的部分氧化物

    公开(公告)号:US20160079397A1

    公开(公告)日:2016-03-17

    申请号:US14948977

    申请日:2015-11-23

    Abstract: A semiconductor fin suspended above a top surface of a semiconductor layer and supported by a gate structure is formed. An insulator layer is formed between the top surface of the semiconductor layer and the gate structure. A gate spacer is formed, and physically exposed portions of the semiconductor fin are removed by an anisotropic etch. Subsequently, physically exposed portions of the insulator layer can be etched with a taper. Alternately, a disposable spacer can be formed prior to an anisotropic etch of the insulator layer. The lateral distance between two openings in the dielectric layer across the gate structure is greater than the lateral distance between outer sidewalls of the gate spacers. Selective deposition of a semiconductor material can be performed to form raised active regions.

    Abstract translation: 形成由半导体层的顶表面悬挂并由栅极结构支撑的半导体鳍片。 在半导体层的顶表面和栅极结构之间形成绝缘体层。 形成栅极间隔物,通过各向异性蚀刻去除半导体鳍片的物理暴露部分。 随后,可以用锥形蚀刻绝缘体层的物理暴露部分。 或者,可以在绝缘体层的各向异性蚀刻之前形成一次性间隔件。 跨过栅极结构的电介质层中的两个开口之间的横向距离大于栅极间隔物的外侧壁之间的横向距离。 可以进行半导体材料的选择性沉积以形成凸起的活性区域。

Patent Agency Ranking