CONVERSION OF STRAIN-INDUCING BUFFER TO ELECTRICAL INSULATOR
    4.
    发明申请
    CONVERSION OF STRAIN-INDUCING BUFFER TO ELECTRICAL INSULATOR 审中-公开
    应变诱导缓冲器对电绝缘子的转换

    公开(公告)号:US20150380481A1

    公开(公告)日:2015-12-31

    申请号:US14844816

    申请日:2015-09-03

    Abstract: Techniques are disclosed for converting a strain-inducing semiconductor buffer layer into an electrical insulator at one or more locations of the buffer layer, thereby allowing an above device layer to have a number of benefits, which in some embodiments include those that arise from being grown on a strain-inducing buffer and having a buried electrical insulator layer. For instance, having a buried electrical insulator layer (initially used as a strain-inducing buffer during fabrication of the above active device layer) between the Fin and substrate of a non-planar integrated transistor circuit may simultaneously enable a low-doped Fin with high mobility, desirable device electrostatics and elimination or otherwise reduction of substrate junction leakage. Also, the presence of such an electrical insulator under the source and drain regions may further significantly reduce junction leakage. In some embodiments, substantially the entire buffer layer is converted to an electrical insulator.

    Abstract translation: 公开了用于将应变诱导半导体缓冲层转化为缓冲层的一个或多个位置处的电绝缘体的技术,从而允许上述器件层具有许多益处,其在一些实施例中包括由于生长而产生的那些 在应变诱导缓冲器上并具有埋入的电绝缘体层。 例如,在非平面集成晶体管电路的Fin和衬底之间具有埋入的电绝缘体层(最初用作制造上述有源器件层期间的应变诱导缓冲器)可以同时使得具有高的低掺杂Fin 移动性,期望的器件静电,以及消除或以其他方式减少衬底结泄漏。 此外,源极和漏极区域下的这种电绝缘体的存在可以进一步显着减少结漏电。 在一些实施例中,基本上整个缓冲层被转换成电绝缘体。

    SEMICONDUCTOR MATERIAL FOR RESISTIVE RANDOM ACCESS MEMORY

    公开(公告)号:US20210384419A1

    公开(公告)日:2021-12-09

    申请号:US16322890

    申请日:2016-09-02

    Abstract: Embodiments include a resistive random access memory (RRAM) storage cell, having a resistive switching material layer and a semiconductor layer between two electrodes, where the semiconductor layer serves as an OEL. In addition, the RRAM storage cell may be coupled with a transistor to form a RRAM memory cell. The RRAM memory cell may include a semiconductor layer as a channel for the transistor, and also shared with the storage cell as an OEL for the storage cell. A shared electrode may serve as a source electrode of the transistor and an electrode of the storage cell. In some embodiments, a dielectric layer may be shared between the transistor and the storage cell, where the dielectric layer is a resistive switching material layer of the storage cell.

Patent Agency Ranking