High deposition rate recipe for low dielectric constant films
    2.
    发明授权
    High deposition rate recipe for low dielectric constant films 失效
    低介电常数薄膜的高沉积速率配方

    公开(公告)号:US6136685A

    公开(公告)日:2000-10-24

    申请号:US868595

    申请日:1997-06-03

    Abstract: An insulating film with a low dielectric constant is more quickly formed on a substrate by reducing the co-etch rate as the film is deposited. The process gas is formed into a plasma from silicon-containing and fluorine-containing gases. The plasma is biased with an RF field to enhance deposition of the film. Deposition and etching occur simultaneously. The relative rate of deposition to etching is increased in the latter portion of the deposition process by decreasing the bias RF power, which decreases the surface temperature of the substrate and decreases sputtering and etching activities. Processing time is reduced compared to processes with fixed RF power levels. Film stability, retention of water by the film, and corrosion of structures on the substrate are all improved. The film has a relatively uniform and low dielectric constant and may fill trenches with aspect ratios of at least 4:1 and gaps less than 0.5 .mu.m.

    Abstract translation: 当薄膜沉积时,通过降低共蚀刻速率,在衬底上更迅速地形成具有低介电常数的绝缘膜。 工艺气体由含硅和含氟气体形成等离子体。 等离子体被RF场偏置以增强膜的沉积。 沉积和蚀刻同时发生。 通过降低偏压RF功率,沉积过程的后一部分,相对于蚀刻的相对速率增加,这降低了衬底的表面温度并降低了溅射和蚀刻活性。 与具有固定RF功率级别的处理相比,处理时间缩短。 薄膜的稳定性,薄膜的水分保持性以及基板上的结构的腐蚀都得到改善。 该膜具有相对均匀和低的介电常数,并且可以填充具有至少4:1的纵横比和小于0.5μm的间隙的沟槽。

    Vapor deposition of hafnium silicate materials with tris(dimethylamino)silane
    7.
    发明申请
    Vapor deposition of hafnium silicate materials with tris(dimethylamino)silane 审中-公开
    硅酸铪材料与三(二甲基氨基)硅烷的蒸汽沉积

    公开(公告)号:US20060062917A1

    公开(公告)日:2006-03-23

    申请号:US11223896

    申请日:2005-09-09

    CPC classification number: C23C16/308 C23C16/401 C23C16/56

    Abstract: In one embodiment, a method for forming a morphologically stable dielectric material is provided which includes exposing a substrate to a hafnium precursor, a silicon precursor and an oxidizing gas to form hafnium silicate material during a chemical vapor deposition (CVD) process and subsequently and optionally exposing the substrate to a post deposition anneal, a nitridation process and a thermal annealing process. In some examples, the hafnium and silicon precursors used during a metal-organic CVD (MOCVD) process are alkylamino compounds, such as tetrakis(diethylamino)hafnium (TDEAH) and tris(dimethylamino)silane (Tris-DMAS). In another embodiment, other metal precursors may be used to form a variety of metal silicates containing tantalum, titanium, aluminum, zirconium, lanthanum or combinations thereof.

    Abstract translation: 在一个实施方案中,提供了一种用于形成形态稳定的电介质材料的方法,其包括在化学气相沉积(CVD)工艺期间将衬底暴露于铪前体,硅前体和氧化气体以形成硅酸铪材料,随后和任选地 将衬底暴露于后沉积退火,氮化工艺和热退火工艺。 在一些实例中,在金属 - 有机CVD(MOCVD)方法中使用的铪和硅前体是烷基氨基化合物,例如四(二乙基氨基)铪(TDEAH)和三(二甲氨基)硅烷(Tris-DMAS)。 在另一个实施方案中,其它金属前体可用于形成含有钽,钛,铝,锆,镧或其组合的各种金属硅酸盐。

    Formation of a silicon oxynitride layer on a high-k dielectric material
    9.
    发明申请
    Formation of a silicon oxynitride layer on a high-k dielectric material 失效
    在高k电介质材料上形成氮氧化硅层

    公开(公告)号:US20050260347A1

    公开(公告)日:2005-11-24

    申请号:US10851561

    申请日:2004-05-21

    CPC classification number: H01L21/3141 C23C16/401 H01L21/3143

    Abstract: In one embodiment, a method for depositing a capping layer on a dielectric layer in a process chamber is provided which includes depositing the dielectric layer on a substrate surface, depositing a silicon-containing layer by an ALD process, comprising alternately pulsing a silicon precursor and an oxidizing gas into the process chamber, and exposing the silicon-containing layer to a nitridation process. In another embodiment, a method for depositing a silicon-containing capping layer on a dielectric layer in a process chamber by an ALD process is provided which includes flowing a silicon precursor into the process chamber, purging the process chamber with a purge gas, flowing an oxidizing gas comprising water formed by flowing a H2 gas and an oxygen-containing gas through a water vapor generator, and purging the process chamber with the purge gas.

    Abstract translation: 在一个实施例中,提供了一种用于在处理室中的电介质层上沉积覆盖层的方法,其包括在基底表面上沉积电介质层,通过ALD工艺沉积含硅层,包括交替地脉冲硅前体和 氧化气体进入处理室,并将含硅层暴露于氮化过程。 在另一个实施例中,提供了一种通过ALD工艺在处理室中的电介质层上沉积含硅覆盖层的方法,其包括使硅前体流入处理室,用净化气体吹扫处理室, 包括通过使H 2气体和含氧气体流过水蒸气发生器而形成的水的氧化气体,以及用吹扫气体吹扫处理室。

    Method of forming a MIS capacitor
    10.
    发明授权
    Method of forming a MIS capacitor 失效
    形成MIS电容器的方法

    公开(公告)号:US06548368B1

    公开(公告)日:2003-04-15

    申请号:US09644941

    申请日:2000-08-23

    Abstract: Provided is a method of integrating Ta2O5 into an MIS stack capacitor for a semiconductor device by forming a thin SiON layer at the Si/TaO interface using low temperature remote plasma oxidation anneal. Also provided is a method of forming an MIS stack capacitor with improved electrical performance by treating SiO2 with remote plasma nitridation or SiN layer with rapid thermal oxidation or RPO to form a SiON layer prior to Ta2O5 deposition with TAT-DMAE, TAETO or any other Ta-containing precursor.

    Abstract translation: 提供了一种通过使用低温远程等离子体氧化退火在Si / TaO界面处形成薄SiON层来将Ta 2 O 5集成到用于半导体器件的MIS堆叠电容器中的方法。 还提供了一种通过用远程等离子体氮化处理SiO 2或具有快速热氧化或RPO的SiN层来形成具有改进的电性能的MIS堆叠电容器的方法,以在与TAT-DMAE,TAETO或任何其它Ta的Ta 2 O 5沉积之前形成SiON层 含有前体。

Patent Agency Ranking