Semiconductor device having dual metal silicide layers and method of manufacturing the same
    2.
    发明授权
    Semiconductor device having dual metal silicide layers and method of manufacturing the same 有权
    具有双金属硅化物层的半导体器件及其制造方法

    公开(公告)号:US08889552B2

    公开(公告)日:2014-11-18

    申请号:US14083654

    申请日:2013-11-19

    Abstract: A semiconductor device is manufactured using dual metal silicide layers. The semiconductor device includes a substrate having first and second regions, a first metal gate electrode on the substrate in the first region, a second metal gate electrode on the substrate in the second region, a first epitaxial layer on and in the substrate at both sides of the first metal gate electrode, a second epitaxial layer on and in the substrate at both sides of the second metal gate electrode, a first metal silicide layer on the first epitaxial layer, a second metal silicide layer on the second epitaxial layer, an interlayer dielectric layer on the first and second metal silicide layers, contact plugs passing through the interlayer dielectric layer and electrically connected to the first and second metal silicide layers.

    Abstract translation: 使用双金属硅化物层制造半导体器件。 半导体器件包括具有第一和第二区域的衬底,第一区域中的衬底上的第一金属栅电极,第二区域中的衬底上的第二金属栅电极,两侧的衬底上的第一外延层 的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层, 在第一和第二金属硅化物层上的电介质层,通过层间电介质层并电连接到第一和第二金属硅化物层的接触插塞。

    Semiconductor device having dual metal silicide layers and method of manufacturing the same
    3.
    发明授权
    Semiconductor device having dual metal silicide layers and method of manufacturing the same 有权
    具有双金属硅化物层的半导体器件及其制造方法

    公开(公告)号:US09117692B2

    公开(公告)日:2015-08-25

    申请号:US14513807

    申请日:2014-10-14

    Abstract: A semiconductor device is manufactured using dual metal silicide layers. The semiconductor device includes a substrate having first and second regions, a first metal gate electrode on the substrate in the first region, a second metal gate electrode on the substrate in the second region, a first epitaxial layer on and in the substrate at both sides of the first metal gate electrode, a second epitaxial layer on and in the substrate at both sides of the second metal gate electrode, a first metal silicide layer on the first epitaxial layer, a second metal silicide layer on the second epitaxial layer, an interlayer dielectric layer on the first and second metal silicide layers, contact plugs passing through the interlayer dielectric layer and electrically connected to the first and second metal silicide layers.

    Abstract translation: 使用双金属硅化物层制造半导体器件。 半导体器件包括具有第一和第二区域的衬底,第一区域中的衬底上的第一金属栅电极,第二区域中的衬底上的第二金属栅电极,两侧的衬底上的第一外延层 的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层, 在第一和第二金属硅化物层上的电介质层,通过层间电介质层并电连接到第一和第二金属硅化物层的接触插塞。

    SEMICONDUCTOR DEVICE HAVING DUAL METAL SILICIDE LAYERS AND METHOD OF MANUFACTURING THE SAME
    6.
    发明申请
    SEMICONDUCTOR DEVICE HAVING DUAL METAL SILICIDE LAYERS AND METHOD OF MANUFACTURING THE SAME 有权
    具有双金属硅化物层的半导体器件及其制造方法

    公开(公告)号:US20150028423A1

    公开(公告)日:2015-01-29

    申请号:US14513807

    申请日:2014-10-14

    Abstract: A semiconductor device is manufactured using dual metal silicide layers. The semiconductor device includes a substrate having first and second regions, a first metal gate electrode on the substrate in the first region, a second metal gate electrode on the substrate in the second region, a first epitaxial layer on and in the substrate at both sides of the first metal gate electrode, a second epitaxial layer on and in the substrate at both sides of the second metal gate electrode, a first metal silicide layer on the first epitaxial layer, a second metal silicide layer on the second epitaxial layer, an interlayer dielectric layer on the first and second metal silicide layers, contact plugs passing through the interlayer dielectric layer and electrically connected to the first and second metal silicide layers.

    Abstract translation: 使用双金属硅化物层制造半导体器件。 半导体器件包括具有第一和第二区域的衬底,第一区域中的衬底上的第一金属栅电极,第二区域中的衬底上的第二金属栅电极,两侧的衬底上的第一外延层 的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层,第二外延层上的第二金属硅化物层, 在第一和第二金属硅化物层上的电介质层,通过层间电介质层并电连接到第一和第二金属硅化物层的接触插塞。

    Process chamber for a supercritical process and apparatus for treating substrates having the same

    公开(公告)号:US10818522B2

    公开(公告)日:2020-10-27

    申请号:US15978303

    申请日:2018-05-14

    Abstract: Disclosed are a supercritical process chamber and an apparatus having the same. The process chamber includes a body frame having a protrusion protruding in an upward vertical direction from a first surface of the body frame and a recess defined by the protrusion and the first surface of the body frame; a cover frame; a buffer chamber arranged between the body frame and the cover frame; and a connector. The buffer chamber includes an inner vessel detachably coupled to the body frame providing a chamber space in the recess and an inner cover detachably coupled to the cover frame. The inner cover is in contact with a first surface of the inner vessel enclosing the chamber space from surroundings. The connector couples the body frame and the cover frame having the buffer chamber arranged therebetween such that the enclosed chamber space is transformed into a process space in which the supercritical process is performed.

Patent Agency Ranking