-
公开(公告)号:US12237418B2
公开(公告)日:2025-02-25
申请号:US18365315
申请日:2023-08-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Chih-Hao Wang , Kuo-Cheng Chiang , Wei-Hao Wu , Zhi-Chang Lin , Jia-Ni Yu , Yu-Ming Lin , Chung-Wei Hsu
IPC: H01L29/51 , H01L21/768 , H01L21/8238 , H01L27/092 , H01L29/66 , H01L29/78
Abstract: A semiconductor device includes a semiconductor layer. A gate structure is disposed over the semiconductor layer. A spacer is disposed on a sidewall of the gate structure. A height of the spacer is greater than a height of the gate structure. A liner is disposed on the gate structure and on the spacer. The spacer and the liner have different material compositions.
-
公开(公告)号:US20240250134A1
公开(公告)日:2024-07-25
申请号:US18313634
申请日:2023-05-08
Applicant: Taiwan Semiconductor Manufacturing co., Ltd.
Inventor: Chun-Yuan Chen , Cheng-Chi Chuang , Chih-Hao Wang , Huan-Chieh Su , Kuo-Nan Yang
IPC: H01L29/417 , H01L21/8234 , H01L23/48 , H01L27/088 , H01L29/06 , H01L29/423 , H01L29/66 , H01L29/775 , H01L29/786
CPC classification number: H01L29/41733 , H01L21/823412 , H01L21/823418 , H01L21/823475 , H01L23/481 , H01L27/088 , H01L29/0673 , H01L29/42392 , H01L29/66439 , H01L29/66545 , H01L29/775 , H01L29/78696
Abstract: A method includes forming a gate electrode and a source/drain region over a bulk portion of a semiconductor substrate, forming a cut-metal-gate region to separate the gate electrode into a first portion and a second portion, forming a source/drain contact plug overlapping and electrically connected to the source/drain region, forming a first contact rail overlapping a portion of the cut-metal-gate region, removing the bulk portion of the semiconductor substrate, and etching the cut-metal-gate region to form a trench. A surface of the first contact rail is revealed to the trench. A via rail is formed in the trench, and the via rail is electrically connected to the source/drain region through the first contact rail.
-
公开(公告)号:US20240250123A1
公开(公告)日:2024-07-25
申请号:US18591923
申请日:2024-02-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuo-Cheng Chiang , Huan-Chieh Su , Shi Ning Ju , Kuan-Ting Pan , Chih-Hao Wang
IPC: H01L29/06 , H01L21/02 , H01L21/3065 , H01L21/308 , H01L21/311 , H01L21/762 , H01L21/8234 , H01L29/08 , H01L29/10 , H01L29/40 , H01L29/423 , H01L29/49 , H01L29/66
CPC classification number: H01L29/0673 , H01L21/02532 , H01L21/0262 , H01L21/3065 , H01L21/3086 , H01L21/31111 , H01L21/76224 , H01L21/823431 , H01L21/823437 , H01L21/823481 , H01L29/0847 , H01L29/0886 , H01L29/1033 , H01L29/401 , H01L29/42392 , H01L29/495 , H01L29/66545
Abstract: A method of forming a semiconductor device includes forming semiconductor strips protruding above a substrate and isolation regions between the semiconductor strips; forming hybrid fins on the isolation regions, the hybrid fins comprising dielectric fins and dielectric structures over the dielectric fins; forming a dummy gate structure over the semiconductor strip; forming source/drain regions over the semiconductor strips and on opposing sides of the dummy gate structure; forming nanowires under the dummy gate structure, where the nanowires are over and aligned with respective semiconductor strips, and the source/drain regions are at opposing ends of the nanowires, where the hybrid fins extend further from the substrate than the nanowires; after forming the nanowires, reducing widths of center portions of the hybrid fins while keeping widths of end portions of the hybrid fins unchanged, and forming an electrically conductive material around the nanowires.
-
公开(公告)号:US20240186179A1
公开(公告)日:2024-06-06
申请号:US18420209
申请日:2024-01-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L21/768 , H01L21/02 , H01L23/528 , H01L23/532 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/786
CPC classification number: H01L21/7682 , H01L21/02603 , H01L21/76805 , H01L21/76895 , H01L23/5286 , H01L23/5329 , H01L29/0673 , H01L29/41733 , H01L29/42392 , H01L29/66545 , H01L29/66553 , H01L29/66636 , H01L29/66742 , H01L29/7848 , H01L29/78618 , H01L29/78696
Abstract: Semiconductor devices including air spacers formed in a backside interconnect structure and methods of forming the same are disclosed. In an embodiment, a device includes a first transistor structure; a front-side interconnect structure on a front-side of the first transistor structure; and a backside interconnect structure on a backside of the first transistor structure, the backside interconnect structure including a first dielectric layer on the backside of the first transistor structure; a first via extending through the first dielectric layer, the first via being electrically coupled to a first source/drain region of the first transistor structure; a first conductive line electrically coupled to the first via; and an air spacer adjacent the first conductive line, the first conductive line defining a first side boundary of the air spacer.
-
公开(公告)号:US20230260897A1
公开(公告)日:2023-08-17
申请号:US18301757
申请日:2023-04-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L23/522 , H01L21/768 , H01L21/8234 , H01L23/528 , H01L27/088 , H01L29/06 , H01L29/417 , H01L29/66 , H01L29/78 , H01L29/786 , H01L29/423
CPC classification number: H01L23/5226 , H01L21/76897 , H01L21/823418 , H01L21/823431 , H01L21/823475 , H01L21/823481 , H01L23/5283 , H01L23/5286 , H01L27/0886 , H01L29/0653 , H01L29/4175 , H01L29/41766 , H01L29/41791 , H01L29/66795 , H01L29/785 , H01L29/78696 , H01L29/42392
Abstract: A semiconductor structure includes a source/drain (S/D) region, one or more dielectric layers over the S/D region, one or more semiconductor channel layers connected to the S/D region, an isolation structure under the S/D region and the one or more semiconductor channel layers, and a via under the S/D region and electrically connected to the S/D region. A lower portion of the via is surrounded by the isolation structure and an upper portion of the via extends vertically between the S/D region and the isolation structure.
-
公开(公告)号:US20230121408A1
公开(公告)日:2023-04-20
申请号:US18066071
申请日:2022-12-14
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L21/768 , H01L21/02 , H01L23/535 , H01L29/786 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/66 , H01L23/532
Abstract: A method includes forming a transistor over a substrate; forming a front-side interconnection structure over the transistor; after forming the front-side interconnection structure, removing the substrate; after removing the substrate, forming a backside via to be electrically connected to the transistor; depositing a dielectric layer to cover the backside via; forming an opening in the dielectric layer to expose the backside via; forming a spacer structure on a sidewall of the opening; after forming a spacer structure, forming a conductive feature in the opening to be electrically connected to the backside via; and after forming the conductive feature, forming an air gap in the spacer structure.
-
公开(公告)号:US20220367705A1
公开(公告)日:2022-11-17
申请号:US17874525
申请日:2022-07-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Kuan-Lun Cheng , Chih-Hao Wang
Abstract: A semiconductor structure and a method of forming the same are provided. In an embodiment, a semiconductor structure includes an epitaxial source feature and an epitaxial drain feature, a vertical stack of channel members disposed over a backside dielectric layer, the vertical stack of channel members extending between the epitaxial source feature and the epitaxial drain feature along a direction, a gate structure wrapping around each of the vertical stack of channel members, and a backside source contact disposed in the backside dielectric layer. The backside source contact includes a top portion adjacent the epitaxial source feature and a bottom portion away from the epitaxial source feature. The top portion and the bottom portion includes a step width change along the direction.
-
公开(公告)号:US11417745B2
公开(公告)日:2022-08-16
申请号:US16943672
申请日:2020-07-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jia-Chuan You , Huan-Chieh Su , Kuo-Cheng Chiang , Chih-Hao Wang
IPC: H01L29/423 , H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78
Abstract: A semiconductor device structure and the fabrication method are provided. The semiconductor device structure includes a first channel structure and a second channel structure over a substrate. The second channel structure is longer than the first channel structure. The semiconductor device structure also includes a first gate stack over the first channel structure, and the first gate stack has a first width. The semiconductor device structure further includes a first gate spacer extending along a sidewall of the first gate stack. In addition, the semiconductor device structure includes a second gate stack over the second channel structure and a second gate spacer extending along a sidewall of the second gate stack. The second gate stack has a portion extending along the second gate spacer, and the portion of the second gate stack has a second width. Half of the first width is greater than the second width.
-
公开(公告)号:US11387233B2
公开(公告)日:2022-07-12
申请号:US16915930
申请日:2020-06-29
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Huan-Chieh Su , Chun-Yuan Chen , Pei-Yu Wang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L29/08 , H01L27/088 , H01L21/762 , H01L21/8234 , H01L29/06 , H01L29/66 , H01L29/78 , H01L23/528 , H01L23/532
Abstract: A semiconductor device structure, along with methods of forming such, are described. The structure includes a source region, a drain region, and a gate electrode layer disposed between the source region and the drain region. The gate electrode layer includes a first surface facing the source region, and the first surface includes an edge portion having a first height. The gate electrode layer further includes a second surface opposite the first surface and facing the drain region. The second surface includes an edge portion having a second height. The second height is different from the first height.
-
公开(公告)号:US11329165B2
公开(公告)日:2022-05-10
申请号:US16801423
申请日:2020-02-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuo-Cheng Chiang , Huan-Chieh Su , Kuan-Ting Pan , Shi-Ning Ju , Chih-Hao Wang
IPC: H01L29/66 , H01L29/423 , H01L29/78 , H01L29/786
Abstract: A semiconductor device structure is provided, which includes a first fin structure over a semiconductor substrate. The first fin structure has multiple first semiconductor nanostructures suspended over the semiconductor substrate. The semiconductor device structure includes a second fin structure over the semiconductor substrate, and the second fin structure has multiple second semiconductor nanostructures suspended over the semiconductor substrate. The semiconductor device structure includes a dielectric fin between the first fin structure and the second fin structure. In addition, the semiconductor device structure includes a metal gate stack wrapping around the first fin structure, the second fin structure, and the dielectric fin. The semiconductor device structure includes a dielectric protection structure over the metal gate stack. The semiconductor device structure also includes an insulating structure penetrating through a bottom surface of the dielectric protection structure and extending into the metal gate stack to be aligned with the dielectric fin.
-
-
-
-
-
-
-
-
-