Mask free protection of work function material portions in wide replacement gate electrodes
    15.
    发明授权
    Mask free protection of work function material portions in wide replacement gate electrodes 有权
    在宽的替代栅电极中,无功能保护功能材料部分

    公开(公告)号:US09202879B2

    公开(公告)日:2015-12-01

    申请号:US13775988

    申请日:2013-02-25

    Abstract: In a replacement gate scheme, after formation of a gate dielectric layer, a work function material layer completely fills a narrow gate trench, while not filling a wide gate trench. A dielectric material layer is deposited and planarized over the work function material layer, and is subsequently recessed to form a dielectric material portion overlying a horizontal portion of the work function material layer within the wide gate trench. The work function material layer is recessed employing the dielectric material portion as a part of an etch mask to form work function material portions. A conductive material is deposited and planarized to form gate conductor portions, and a dielectric material is deposited and planarized to form gate cap dielectrics.

    Abstract translation: 在替代栅极方案中,在形成栅极电介质层之后,功函数材料层完全填充窄栅极沟槽,同时不填充宽栅极沟槽。 介电材料层在功函数材料层上沉积并平面化,随后凹入以形成覆盖宽栅极沟槽内的功函数材料层的水平部分的介电材料部分。 使用介电材料部分作为蚀刻掩模的一部分来凹入功函数材料层以形成功函数材料部分。 将导电材料沉积并平坦化以形成栅极导体部分,并且沉积和平坦化介电材料以形成栅极盖电介质。

    CONTACT FORMATION FOR ULTRA-SCALED DEVICES
    18.
    发明申请
    CONTACT FORMATION FOR ULTRA-SCALED DEVICES 有权
    超声波设备的接触形式

    公开(公告)号:US20140339629A1

    公开(公告)日:2014-11-20

    申请号:US13894513

    申请日:2013-05-15

    Abstract: Embodiments of the invention provide approaches for forming gate and source/drain (S/D) contacts. Specifically, the semiconductor device includes a gate transistor formed over a substrate, a S/D contact formed over a trench-silicide (TS) layer and positioned adjacent the gate transistor, and a gate contact formed over the gate transistor, wherein at least a portion of the gate contact is aligned over the TS layer. This structure enables contact with the TS layer, thereby decreasing the distance between the gate contact and the source/drain, which is desirable for ultra-area-scaling.

    Abstract translation: 本发明的实施例提供了用于形成栅极和源极/漏极(S / D)触点的方法。 具体地,半导体器件包括形成在衬底上的栅极晶体管,形成在沟槽硅化物(TS)层上并且邻近栅极晶体管定位的S / D接触,以及形成在栅极晶体管上的栅极接触,其中至少一个 栅极触点的一部分在TS层上对齐。 这种结构使得能够与TS层接触,从而减小栅极接触和源极/漏极之间的距离,这对于超区域缩放是期望的。

Patent Agency Ranking