BURIED SOURCE-DRAIN CONTACT FOR INTEGRATED CIRCUIT TRANSISTOR DEVICES AND METHOD OF MAKING SAME
    21.
    发明申请
    BURIED SOURCE-DRAIN CONTACT FOR INTEGRATED CIRCUIT TRANSISTOR DEVICES AND METHOD OF MAKING SAME 有权
    用于集成电路晶体管器件的引出源漏极触点及其制造方法

    公开(公告)号:US20150357425A1

    公开(公告)日:2015-12-10

    申请号:US14297822

    申请日:2014-06-06

    Abstract: An integrated circuit transistor is formed on a substrate. A trench in the substrate is at least partially filed with a metal material to form a source (or drain) contact buried in the substrate. The substrate further includes a source (or drain) region in the substrate which is in electrical connection with the source (or drain) contact. The substrate further includes a channel region adjacent to the source (or drain) region. A gate dielectric is provided on top of the channel region and a gate electrode is provided on top of the gate dielectric. The substrate may be of the silicon on insulator (SOI) or bulk type. The buried source (or drain) contact makes electrical connection to a side of the source (or drain) region using a junction provided at a same level of the substrate as the source (or drain) and channel regions.

    Abstract translation: 在基板上形成集成电路晶体管。 衬底中的沟槽至少部分地与金属材料填充以形成埋在衬底中的源极(或漏极)接触。 衬底还包括与源极(或漏极)接触电连接的衬底中的源极(或漏极)区域。 衬底还包括与源极(或漏极)区域相邻的沟道区域。 栅极电介质设置在沟道区域的顶部,栅电极设置在栅极电介质的顶部。 衬底可以是绝缘体上硅(SOI)或体积型。 埋入的源极(或漏极)接触器使用与源极(或漏极)和沟道区域在基底的相同水平处提供的接点,使得与源极(或漏极)区域的一侧电连接。

    FinFETs and techniques for controlling source and drain junction profiles in finFETs
    22.
    发明授权
    FinFETs and techniques for controlling source and drain junction profiles in finFETs 有权
    FinFET和用于控制finFET中的源极和漏极结型材的技术

    公开(公告)号:US09202919B1

    公开(公告)日:2015-12-01

    申请号:US14447685

    申请日:2014-07-31

    Abstract: Techniques and structures for shaping the source and drain junction profiles of a finFET are described. A fin may be partially recessed at the source and drain regions of the finFET. The partially recessed fin may be further recessed laterally and vertically, such that the laterally recessed portion extends under at least a portion of the finFET's gate structure. Source and drain regions of the finFET may be formed by growing a buffer layer on the etched surfaces of the fin and/or growing a source and drain layer at the source and drain regions of the fin. The lateral recess can improve channel-length uniformity along the height of the fin.

    Abstract translation: 描述了用于成形finFET的源极和漏极结线廓的技术和结构。 翅片可以部分地凹陷在finFET的源极和漏极区域。 部分凹入的翅片可以进一步侧向和垂直地凹入,使得横向凹入部分在finFET的栅极结构的至少一部分下方延伸。 可以通过在鳍的蚀刻表面上生长缓冲层和/或在鳍的源极和漏极区生长源极和漏极层来形成鳍FET的源区和漏极区。 横向凹槽可以改善沿翅片高度的通道长度均匀性。

Patent Agency Ranking