TIMESTAMP BASED DISPLAY UPDATE MECHANISM
    32.
    发明申请

    公开(公告)号:US20170092236A1

    公开(公告)日:2017-03-30

    申请号:US14869148

    申请日:2015-09-29

    Applicant: Apple Inc.

    Abstract: Systems, apparatuses, and methods for implementing a timestamp based display update mechanism. A display control unit includes a timestamp queue for storing timestamps, wherein each timestamp indicates when a corresponding frame configuration set should be fetched from memory. At pre-defined intervals, the display control unit may compare the timestamp of the topmost entry of the timestamp queue to a global timer value. If the timestamp is earlier than the global timer value, the display control unit may pop the timestamp entry and fetch the frame next configuration set from memory. The display control unit may then apply the updates of the frame configuration set to its pixel processing elements. After applying the updates, the display control unit may fetch and process the source pixel data and then drive the pixels of the next frame to the display.

    SOURCE PIXEL COMPONENT PASSTHROUGH
    34.
    发明申请
    SOURCE PIXEL COMPONENT PASSTHROUGH 有权
    源像素组件PASSTHROUGH

    公开(公告)号:US20160293137A1

    公开(公告)日:2016-10-06

    申请号:US14676544

    申请日:2015-04-01

    Applicant: Apple Inc.

    Abstract: Systems, apparatuses, and methods for passing source pixel data through a display control unit. A display control unit includes N-bit pixel component processing lanes for processing source pixel data. When the display control unit receives M-bit source pixel components, wherein ‘M’ is greater than ‘N’, the display control unit may assign the M-bit source pixel components to the N-bit processing lanes. Then, the M-bit source pixel components may passthrough the pixel component processing elements of the display control unit without being modified.

    Abstract translation: 用于通过显示控制单元传送源像素数据的系统,装置和方法。 显示控制单元包括用于处理源像素数据的N位像素分量处理通道。 当显示控制单元接收M位大于'N'的M位源像素分量时,显示控制单元可以将M位源像素分量分配给N位处理通道。 然后,M位源像素分量可以直接通过显示控制单元的像素分量处理元件而不被修改。

    REFERENCE VOLTAGE CALIBRATION USING A QUALIFIED WEIGHTED AVERAGE
    35.
    发明申请
    REFERENCE VOLTAGE CALIBRATION USING A QUALIFIED WEIGHTED AVERAGE 有权
    参考电压校准使用合格的加权平均值

    公开(公告)号:US20160292094A1

    公开(公告)日:2016-10-06

    申请号:US14676174

    申请日:2015-04-01

    Applicant: Apple Inc.

    CPC classification number: G06F13/1668 G06F13/1689 Y02D10/14

    Abstract: An apparatus and method for encoding data are disclosed that may allow for performing periodic calibration operations on a communication link. A controller may determine multiple possible values for a reference voltage used with the communication link based on an initial value. Calibration operations may be performed using each possible value, and the results of the operations scored based on the width of data eyes measured during the calibration operations. The controller may then select a new value for the reference voltage from the multiple possible values dependent upon the scores of each of the multiple possible values.

    Abstract translation: 公开了一种用于编码数据的装置和方法,其可以允许在通信链路上执行周期性校准操作。 控制器可以基于初始值来确定与通信链路一起使用的参考电压的多个可能值。 可以使用每个可能的值执行校准操作,并且基于在校准操作期间测量的数据眼睛的宽度来评估操作的结果。 然后,控制器可以根据多个可能值中的每一个的分数从多个可能值中选择参考电压的新值。

    Under Voltage Detection and Performance Throttling
    36.
    发明申请
    Under Voltage Detection and Performance Throttling 有权
    欠压检测和性能调节

    公开(公告)号:US20160291625A1

    公开(公告)日:2016-10-06

    申请号:US14673326

    申请日:2015-03-30

    Applicant: Apple Inc.

    CPC classification number: G05F3/02 G06F1/324 G06F1/3296

    Abstract: An under voltage detection circuit and method of operating an IC including the same is disclosed. In one embodiment, an IC includes an under voltage protection circuit having first and second comparators configured to compare a supply voltage to first and second voltage thresholds, respectively, with the second voltage threshold being greater than the first. A logic circuit is coupled to receive signals from the first and second comparators. During operation in a high performance state by a corresponding functional circuit, the logic circuit is configured to cause assertion of a throttling signal responsive to an indication that the supply voltage has fallen below the first threshold. A clock signal provided to the functional circuit may be throttled responsive to the indication. If the supply voltage subsequently rises to a level above the second threshold, the throttling signal may be de-asserted.

    Abstract translation: 公开了一种欠压检测电路及其运算方法。 在一个实施例中,IC包括欠压保护电路,其具有第一和第二比较器,其被配置为分别将电源电压与第一和第二电压阈值进行比较,其中第二电压阈值大于第一电压阈值。 逻辑电路被耦合以从第一和第二比较器接收信号。 在通过相应的功能电路在高性能状态下操作期间,逻辑电路被配置为响应于电源电压已经低于第一阈值的指示而导致节流信号的断言。 提供给功能电路的时钟信号可以响应于指示而被节流。 如果电源电压随后上升到高于第二阈值的水平,则节流信号可以被取消断言。

    MAINTAINING SYNCHRONIZATION DURING VERTICAL BLANKING
    39.
    发明申请
    MAINTAINING SYNCHRONIZATION DURING VERTICAL BLANKING 审中-公开
    在垂直压缩过程中维护同步

    公开(公告)号:US20150362947A1

    公开(公告)日:2015-12-17

    申请号:US14833424

    申请日:2015-08-24

    Applicant: Apple Inc.

    Inventor: Brijesh Tripathi

    Abstract: Embodiments of an apparatus for implementing a display port interface are disclosed. The apparatus may include a source processor and a sink processor coupled through an interface. The interface may include a primary link, an auxiliary link, and a hot plug detect link. The source processor may be operable to send a wake-up command to the sink processor via the auxiliary link. The source processor may send initialization parameters to the sink processor via the primary link. The initialization parameters may include a clock data recovery lock parameter and an idle parameter. Following the initialization parameters, the source processor may send a synchronization signal to the sink processor via the primary link. The source processor may then send a sleep command via the primary link to the sink processor.

    Abstract translation: 公开了一种用于实现显示端口接口的设备的实施例。 该装置可以包括通过接口耦合的源处理器和宿处理器。 接口可以包括主链路,辅助链路和热插拔检测链路。 源处理器可以用于经由辅助链路向宿处理器发送唤醒命令。 源处理器可以经由主链路将初始化参数发送到宿处理器。 初始化参数可以包括时钟数据恢复锁定参数和空闲参数。 在初始化参数之后,源处理器可以经由主链路向宿处理器发送同步信号。 然后,源处理器可以经由主链路向宿处理器发送睡眠命令。

Patent Agency Ranking