-
公开(公告)号:US20240099007A1
公开(公告)日:2024-03-21
申请号:US18525652
申请日:2023-11-30
Applicant: Micron Technology, Inc.
Inventor: Yoshiaki Fukuzumi , Jun Fujiki , Matthew J. King , Sidhartha Gupta , Paolo Tessariol , Kunal Shrotri , Kye Hyun Baek , Kyle A. Ritter , Shuji Tanaka , Umberto Maria Meotto , Richard J. Hill , Matthew Holland
Abstract: A microelectronic device comprises a stack structure comprising a stack structure comprising a vertically alternating sequence of conductive structures and insulative structures arranged in tiers, the stack structure divided into block structures separated from one another by slot structures, strings of memory cells vertically extending through the block structures of the stack structure, the strings of memory cells individually comprising a channel material vertically extending through the stack structure, an additional stack structure vertically overlying the stack structure and comprising a vertical sequence of additional conductive structures and additional insulative structures arranged in additional tiers, first pillars extending through the additional stack structure and vertically overlying the strings of memory cells, each of the first pillars horizontally offset from a center of a corresponding string of memory cells, second pillars extending through the additional stack structure and vertically overlying the strings of memory cells, and additional slot structures comprising a dielectric material extending through at least a portion of the additional stack structure and sub-dividing each of the block structures into sub-block structures, the additional slot structures horizontally neighboring the first pillars. Related microelectronic devices, electronic systems, and methods are also described.
-
公开(公告)号:US20230395422A1
公开(公告)日:2023-12-07
申请号:US17863317
申请日:2022-07-12
Applicant: Micron Technology, Inc.
Inventor: Yoshiaki Fukuzumi , David H. Wells , Byeung Chul Kim , Richard H. Hill , Paolo Tessariol
IPC: H01L21/762 , G11C16/04 , H01L27/11565 , H01L27/1157 , H01L27/11582
CPC classification number: H01L21/76232 , G11C16/0483 , H01L27/11565 , H01L27/1157 , H01L27/11582 , H01L27/11519
Abstract: Methods, systems, and devices for selective cavity merging for isolation regions in a memory die are described. For example, formation of material structures of a memory die may include depositing a stack of alternating layers of a first material and a second material over a substrate of the memory die, forming a pattern of cavities through the stack of alternating material layers, and forming voids between layers of the first material based on removing portions of the second material. An electrical isolation region may be formed between portions of the memory die based on depositing a dielectric material in at least some of the cavities and in at least a portion of the voids between the layers of the first material.
-
33.
公开(公告)号:US11792991B2
公开(公告)日:2023-10-17
申请号:US17567287
申请日:2022-01-03
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Justin B. Dorhout , Jian Li , Ryan L. Meyer
IPC: H01L21/768 , H01L23/522 , H10B43/27 , H01L23/528 , H10B41/27 , H10B41/35 , H10B43/35
CPC classification number: H10B43/27 , H01L21/76816 , H01L21/76877 , H01L23/5226 , H01L23/5283 , H10B41/27 , H10B41/35 , H10B43/35
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. Insulative pillars are laterally-between and longitudinally-spaced-along immediately-laterally-adjacent of the memory blocks. The pillars are directly against conducting material of conductive lines in the conductive tiers. Other arrays, and methods, are disclosed.
-
公开(公告)号:US20230170016A1
公开(公告)日:2023-06-01
申请号:US18096072
申请日:2023-01-12
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Dan Xu , Jun Xu , Erwin E. Yu , Paolo Tessariol , Tomoko Ogura Iwasaki
IPC: G11C13/00
CPC classification number: G11C13/003 , G11C13/0038
Abstract: Memory array structures might include a first conductive plate connected to memory cells of a first dummy block of memory cells and to memory cells of a second dummy block of memory cells on opposing sides of a first isolation region; a second conductive plate connected to memory cells of the first dummy block of memory cells and to memory cells of the second dummy block of memory cells on opposing sides of a second isolation region; first and second conductors selectively connected to a first global access line, and connected to the first conductive plate on opposing sides of the first isolation region; third and fourth conductors selectively connected to a second global access line, and connected to the second conductive plate on opposing sides of the second isolation region; and a fifth conductor connected to the third conductor and connected to the second conductor.
-
35.
公开(公告)号:US20230143406A1
公开(公告)日:2023-05-11
申请号:US18083412
申请日:2022-12-16
Applicant: Micron Technology, Inc.
Inventor: Lifang Xu , Indra V. Chary , Justin B. Dorhout , Jian Li , Haitao Liu , Paolo Tessariol
IPC: H10B43/27 , H01L21/768 , H01L23/522 , H01L23/528 , H10B41/27 , H10B41/35 , H10B43/35
CPC classification number: H10B43/27 , H01L21/76877 , H01L23/5226 , H01L23/5283 , H01L21/76816 , H10B41/27 , H10B41/35 , H10B43/35
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. The operative channel-material strings in the laterally-spaced memory blocks comprise part of a memory plane. An elevationally-extending wall is in the memory plane laterally-between immediately-laterally-adjacent of the memory blocks and that completely encircles an island that is laterally-between immediately-laterally-adjacent of the memory blocks in the memory plane. Other embodiments, including method are disclosed.
-
公开(公告)号:US20230009880A1
公开(公告)日:2023-01-12
申请号:US17373121
申请日:2021-07-12
Applicant: Micron Technology, Inc.
Inventor: Lifang Xu , Indra V. Chary , David H. Wells , Harsh Narendrakumar Jain , Umberto Maria Meotto , Paolo Tessariol
IPC: H01L23/528 , H01L23/522 , H01L27/11556 , H01L27/11529 , H01L27/11582 , H01L27/11573 , H01L21/768
Abstract: Integrated circuitry comprises two three-dimensional (3D) array regions individually comprising tiers of electronic components. A stair-step region is between the two 3D-array regions. First stair-step structures alternate with second stair-step structures along a first direction within the stair-step region. The first stair-step structures individually comprise two opposing first flights of stairs in a first vertical cross-section along the first direction. The stairs in the first flights each have multiple different-depth treads in a second vertical cross-section that is along a second direction that is orthogonal to the first direction. The second stair-step structures individually comprise two opposing second flights of stairs in the first vertical cross-section. The stairs in the second flights each have only a single one tread along the second direction. Other embodiments, including method, are disclosed.
-
公开(公告)号:US20220199641A1
公开(公告)日:2022-06-23
申请号:US17127971
申请日:2020-12-18
Applicant: Micron Technology, Inc.
Inventor: Yoshiaki Fukuzumi , Jun Fujiki , Matthew J. King , Sidhartha Gupta , Paolo Tessariol , Kunal Shrotri , Kye Hyun Baek , Kyle A. Ritter , Shuji Tanaka , Umberto Maria Meotto , Richard J. Hill , Matthew Holland
IPC: H01L27/11582 , H01L27/11556
Abstract: A microelectronic device comprises a stack structure comprising a stack structure comprising a vertically alternating sequence of conductive structures and insulative structures arranged in tiers, the stack structure divided into block structures separated from one another by slot structures, strings of memory cells vertically extending through the block structures of the stack structure, the strings of memory cells individually comprising a channel material vertically extending through the stack structure, an additional stack structure vertically overlying the stack structure and comprising a vertical sequence of additional conductive structures and additional insulative structures arranged in additional tiers, first pillars extending through the additional stack structure and vertically overlying the strings of memory cells, each of the first pillars horizontally offset from a center of a corresponding string of memory cells, second pillars extending through the additional stack structure and vertically overlying the strings of memory cells, and additional slot structures comprising a dielectric material extending through at least a portion of the additional stack structure and sub-dividing each of the block structures into sub-block structures, the additional slot structures horizontally neighboring the first pillars. Related microelectronic devices, electronic systems, and methods are also described.
-
公开(公告)号:US11329062B2
公开(公告)日:2022-05-10
申请号:US16230382
申请日:2018-12-21
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Erik Byers , Merri L. Carlson , Indra V. Chary , Damir Fazil , John D. Hopkins , Nancy M. Lomeli , Eldon Nelson , Joel D. Peterson , Dimitrios Pavlopoulos , Paolo Tessariol , Lifang Xu
IPC: H01L21/768 , H01L27/11582 , H01L27/1157 , H01L29/792 , H01L29/66
Abstract: A method used in forming a memory array comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. The stack comprises an insulator tier above the wordline tiers. The insulator tier comprises first insulator material comprising silicon, nitrogen, and one or more of carbon, oxygen, boron, and phosphorus. The first insulator material is patterned to form first horizontally-elongated trenches in the insulator tier. Second insulator material is formed in the first trenches along sidewalls of the first insulator material. The second insulator material is of different composition from that of the first insulator material and narrows the first trenches. After forming the second insulator material, second horizontally-elongated trenches are formed through the insulative tiers and the wordline tiers. The second trenches are horizontally along the narrowed first trenches laterally between and below the second insulator material. Elevationally-extending strings of memory cells are formed in the stack. Structure independent of method is disclosed.
-
公开(公告)号:US20220123018A1
公开(公告)日:2022-04-21
申请号:US17561564
申请日:2021-12-23
Applicant: Micron Technology, Inc.
Inventor: Shyam Surthi , Davide Resnati , Paolo Tessariol , Richard J. Hill , John D. Hopkins
IPC: H01L27/11582 , H01L27/11556 , H01L29/51 , H01L29/49 , H01L21/28 , H01L21/02 , H01L29/788 , H01L29/792
Abstract: Some embodiments include a NAND memory array having a vertical stack of alternating insulative levels and conductive levels. The conductive levels include control gate regions. High-k dielectric material is adjacent to the control gate regions and is configured as an arrangement of first vertically-extending linear segments which are vertically spaced from one another. Charge-blocking material is adjacent to the high-k dielectric material and is configured as an arrangement of second vertically-extending linear segments which are vertically spaced from one another. Charge-storage material is adjacent to the charge-blocking material and is configured as an arrangement of third vertically-extending linear segments which are vertically spaced from one another. Gate-dielectric material is adjacent to the charge-storage material. Channel material extends vertically along the stack and is adjacent to the gate-dielectric material. Some embodiments include integrated assemblies and methods of forming integrated assemblies.
-
40.
公开(公告)号:US11244955B2
公开(公告)日:2022-02-08
申请号:US16550244
申请日:2019-08-25
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Justin B. Dorhout , Jian Li , Ryan L. Meyer
IPC: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L21/768 , H01L23/522 , H01L23/528
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. Insulative pillars are laterally-between and longitudinally-spaced-along immediately-laterally-adjacent of the memory blocks. The pillars are directly against conducting material of conductive lines in the conductive tiers. Other arrays, and methods, are disclosed.
-
-
-
-
-
-
-
-
-