Non-volatile Split Gate Memory Device And A Method Of Operating Same

    公开(公告)号:US20160099067A1

    公开(公告)日:2016-04-07

    申请号:US14506433

    申请日:2014-10-03

    Abstract: A non-volatile memory device that a semiconductor substrate of a first conductivity type. An array of non-volatile memory cells is in the semiconductor substrate arranged in a plurality of rows and columns. Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type. A channel region is between the first region and the second region. A word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region. A floating gate overlies a second portion of the channel region, is adjacent to the first portion, and is insulated therefrom and is adjacent to the second region. A coupling gate overlies the floating gate. A bit line is connected to the first region. A negative charge pump circuit generates a first negative voltage. A control circuit receives a command signal and generates a plurality of control signals, in response thereto and applies the first negative voltage to the word line of the unselected memory cells. During the operations of program, read or erase, a negative voltage can be applied to the word lines of the unselected memory cells.

    Method of operating a split gate flash memory cell with coupling gate
    52.
    发明授权
    Method of operating a split gate flash memory cell with coupling gate 有权
    操作具有耦合栅极的分离栅极闪存单元的方法

    公开(公告)号:US09245638B2

    公开(公告)日:2016-01-26

    申请号:US14216776

    申请日:2014-03-17

    CPC classification number: G11C16/26 G11C16/0433 G11C16/14 H01L27/115

    Abstract: A method of operating a memory cell that comprises first and second regions spaced apart in a substrate with a channel region therebetween, a floating gate disposed over the channel region and the fir region, a control gate disposed over the channel region and laterally adjacent to the floating gate with a portion disposed over the floating gate, and a coupling gate disposed over the first region and laterally adjacent to the floating gate. A method of erasing the memory cell includes applying a positive voltage to the control gate and a negative voltage to the coupling gate. A method of reading the memory cell includes applying positive voltages to the control gate, to the coupling gate, and to one of the first and second regions.

    Abstract translation: 一种操作存储单元的方法,所述存储单元包括在衬底中间隔开的沟道区域中的第一和第二区域,设置在所述沟道区域和所述冷杉区域上方的浮置栅极,设置在所述沟道区域上方且横向邻近 浮动栅极,其具有设置在浮置栅极上的部分,以及耦合栅极,设置在第一区域上并且横向邻近浮动栅极。 擦除存储单元的方法包括向控制栅极施加正电压,向耦合栅极施加负电压。 读取存储单元的方法包括向控制栅极,耦合栅极以及第一和第二区域之一施加正电压。

    Output circuit
    53.
    发明授权

    公开(公告)号:US12198043B2

    公开(公告)日:2025-01-14

    申请号:US18522153

    申请日:2023-11-28

    Abstract: In one example, a circuit comprises an input transistor comprising a first terminal, a second terminal coupled to ground, and a gate; a capacitor comprising a first terminal and a second terminal; an output transistor comprising a first terminal providing an output current, a second terminal coupled to ground, and a gate; a first switch; and a second switch; wherein in a first mode, the first switch is closed and couples an input current to the first terminal of the input transistor and the gate of the input transistor and the second switch is closed and couples the first terminal of the input transistor to the first terminal of the capacitor and the gate of the output transistor, and in a second mode, the first switch is open and the second switch is open and the capacitor discharges into the gate of the output transistor.

    ARTIFICIAL NEURAL NETWORK COMPRISING A THREE-DIMENSIONAL INTEGRATED CIRCUIT

    公开(公告)号:US20230325645A1

    公开(公告)日:2023-10-12

    申请号:US17848371

    申请日:2022-06-23

    CPC classification number: G06N3/063 G06F17/16

    Abstract: Numerous examples are disclosed of an artificial neural network comprising a three-dimensional integrated circuit. In one embodiment, a three-dimensional integrated circuit for use in an artificial neural network comprises a first die comprising a first vector by matrix multiplication array and a first input multiplexor, the first die located on a first vertical layer; a second die comprising an input circuit, the second die located on a second vertical layer different than the first vertical layer; and one or more vertical interfaces coupling the first die and the second die; wherein during a read operation, the input circuit provides an input signal to the first input multiplexor over at least one of the one or more vertical interfaces, the first input multiplexor applies the input signal to one or more rows in the first vector by matrix multiplication array, and the first vector by matrix multiplication array generates an output.

Patent Agency Ranking