INSULATING GATE FIELD-EFFECT TRANSISTOR DEVICE AND METHOD OF MAKING THE SAME
    6.
    发明申请
    INSULATING GATE FIELD-EFFECT TRANSISTOR DEVICE AND METHOD OF MAKING THE SAME 有权
    绝缘栅场效应晶体管器件及其制造方法

    公开(公告)号:US20160087091A1

    公开(公告)日:2016-03-24

    申请号:US14787545

    申请日:2013-11-18

    Abstract: An insulated gate field-effect transistor (IGFET) device includes a semiconductor body (200) and a gate oxide (234). The semiconductor body includes a first well region (216) doped with a first type of dopant and a second well region (220) that is doped with an opposite, second type of dopant and is located within the first well region. The gate oxide includes a relatively thinner outer section (244) and a relatively thicker interior section (246). The outer section is disposed over the first well region and the second well region. The interior section is disposed over a junction gate field effect transistor region (218) of the semiconductor body doped with the second type of dopant. A conductive channel is formed through the second well region when a gate signal is applied to a gate contact (250) disposed on the gate oxide.

    Abstract translation: 绝缘栅场效应晶体管(IGFET)器件包括半导体本体(200)和栅氧化层(234)。 半导体本体包括掺杂有第一类型掺杂剂的第一阱区域(216)和掺杂有相对的第二类型掺杂剂并且位于第一阱区域内的第二阱区域(220)。 栅极氧化物包括相对较薄的外部部分(244)和相对较厚的内部部分(246)。 外部部分设置在第一井区域和第二井区域上。 内部部分设置在掺杂有第二类型掺杂剂的半导体主体的结栅场效应晶体管区域(218)上。 当栅极信号施加到设置在栅极氧化物上的栅极接触(250)时,通过第二阱区形成导电沟道。

    Insulating gate field effect transistor device and method for providing the same
    7.
    发明授权
    Insulating gate field effect transistor device and method for providing the same 有权
    绝缘栅场效应晶体管器件及其提供方法

    公开(公告)号:US09123798B2

    公开(公告)日:2015-09-01

    申请号:US13712188

    申请日:2012-12-12

    Abstract: An insulating gate field effect transistor (IGFET) device includes a semiconductor body and a gate oxide. The semiconductor body includes a first well region doped with a first type of dopant and a second well region that is doped with an oppositely charged second type of dopant and is located within the first well region. The gate oxide includes an outer section and an interior section having different thickness dimensions. The outer section is disposed over the first well region and the second well region of the semiconductor body. The interior section is disposed over a junction gate field effect transistor region of the semiconductor body. The semiconductor body is configured to form a conductive channel through the second well region and the junction gate field effect transistor region when a gate signal is applied to a gate contact disposed on the gate oxide.

    Abstract translation: 绝缘栅场效应晶体管(IGFET)器件包括半导体本体和栅极氧化物。 半导体本体包括掺杂有第一类型掺杂剂的第一阱区域和掺杂有相反电荷的第二类型掺杂剂并位于第一阱区域内的第二阱区域。 栅极氧化物包括具有不同厚度尺寸的外部部分和内部部分。 外部部分设置在半导体本体的第一阱区域和第二阱区域的上方。 内部部分设置在半导体本体的结栅场效应晶体管区域的上方。 半导体本体被配置为当栅极信号施加到设置在栅极氧化物上的栅极触点时,通过第二阱区域和结栅场效应晶体管区域形成导电沟道。

    METHOD AND SYSTEM FOR TRANSIENT VOLTAGE SUPPRESSORS
    8.
    发明申请
    METHOD AND SYSTEM FOR TRANSIENT VOLTAGE SUPPRESSORS 有权
    瞬态电压抑制器的方法和系统

    公开(公告)号:US20130328064A1

    公开(公告)日:2013-12-12

    申请号:US13967886

    申请日:2013-08-15

    Abstract: A method of forming a silicon carbide transient voltage suppressor (TVS) assembly and a system for a transient voltage suppressor (TVS) assembly are provided. The TVS assembly includes a semiconductor die in a mesa structure that includes a first layer of a first wide band gap semiconductor having a conductivity of a first polarity, a second layer of the first or a second wide band gap semiconductor having a conductivity of a second polarity coupled in electrical contact with the first layer wherein the second polarity is different than the first polarity. The TVS assembly also includes a third layer of the first, the second, or a third wide band gap semiconductor having a conductivity of the first polarity coupled in electrical contact with the second layer. The layer having a conductivity of the second polarity is lightly doped relative to the layers having a conductivity of the first polarity.

    Abstract translation: 提供了形成碳化硅瞬态电压抑制器(TVS)组件的方法和用于瞬态电压抑制器(TVS)组件的系统。 TVS组件包括台面结构中的半导体管芯,其包括具有第一极性的导电率的第一宽带隙半导体的第一层,具有第二极导电率的第一或第二宽带隙半导体的第二层 极性与第一层电接触,其中第二极性不同于第一极性。 TVS组件还包括具有与第二层电接触的第一极性的导电性的第一,第二或第三宽带隙半导体的第三层。 相对于具有第一极性的导电性的层,具有第二极性的导电性的层被轻掺杂。

Patent Agency Ranking