Method for Reducing Contact Resistance in MOS
    5.
    发明申请
    Method for Reducing Contact Resistance in MOS 有权
    降低MOS接触电阻的方法

    公开(公告)号:US20160141391A1

    公开(公告)日:2016-05-19

    申请号:US14938169

    申请日:2015-11-11

    Applicant: IMEC VZW

    Abstract: A method for growing a III-V semiconductor structure on a SinGe1-n substrate, wherein n is from 0 to 1 is provided. The method includes the steps of: (a) bringing a SinGe1-n substrate to a high temperature; (b) exposing the area to a group V precursor in a carrier gas for from 5 to 30 min, thereby forming a doped region at said area; (c) bringing the SinGe1-n substrate to a low temperature; (d) exposing the doped region to a group III precursor in a carrier gas and to a group V precursor in a carrier gas until a nucleation layer of III-V material of from 5 to 15 nm is formed on the nucleation layer; (e) bringing the SinGe1-n substrate to an intermediate temperature; and (f) exposing the nucleation layer to a group III precursor in a carrier gas and to a group V precursor in a carrier gas.

    Abstract translation: 提供了一种在SinGe1-n衬底上生长III-V半导体结构的方法,其中n为0至1。 该方法包括以下步骤:(a)使SinGe1-n衬底达到高温; (b)将载体气体中的V族前体暴露于5〜30分钟,由此在该区域形成掺杂区域; (c)使SinGe1-n基板处于低温; (d)将载体气体中的掺杂区域暴露于III族前体,并在载气中暴露于V族前体,直至在成核层上形成5〜15nm的III-V材料的成核层; (e)使SinGe1-n基板达到中间温度; 和(f)将成核层暴露于载气中的III族前体和载气中的V族前体。

    Method for reducing contact resistance in MOS
    8.
    发明授权
    Method for reducing contact resistance in MOS 有权
    降低MOS接触电阻的方法

    公开(公告)号:US09419110B2

    公开(公告)日:2016-08-16

    申请号:US14938169

    申请日:2015-11-11

    Applicant: IMEC VZW

    Abstract: A method for growing a III-V semiconductor structure on a SinGe1-n substrate, wherein n is from 0 to 1 is provided. The method includes the steps of: (a) bringing a SinGe1-n substrate to a high temperature; (b) exposing the area to a group V precursor in a carrier gas for from 5 to 30 min, thereby forming a doped region at said area; (c) bringing the SinGe1-n substrate to a low temperature; (d) exposing the doped region to a group III precursor in a carrier gas and to a group V precursor in a carrier gas until a nucleation layer of III-V material of from 5 to 15 nm is formed on the nucleation layer; (e) bringing the SinGe1-n substrate to an intermediate temperature; and (f) exposing the nucleation layer to a group III precursor in a carrier gas and to a group V precursor in a carrier gas.

    Abstract translation: 提供了一种在SinGe1-n衬底上生长III-V半导体结构的方法,其中n为0至1。 该方法包括以下步骤:(a)使SinGe1-n衬底达到高温; (b)将载体气体中的V族前体暴露于5〜30分钟,由此在该区域形成掺杂区域; (c)使SinGe1-n基板处于低温; (d)将载体气体中的掺杂区域暴露于III族前体,并在载气中暴露于V族前体,直至在成核层上形成5〜15nm的III-V材料的成核层; (e)使SinGe1-n基板达到中间温度; 和(f)将成核层暴露于载气中的III族前体和载气中的V族前体。

    Perovskite oxides with a-axis orientation

    公开(公告)号:US11442297B2

    公开(公告)日:2022-09-13

    申请号:US16712732

    申请日:2019-12-12

    Applicant: IMEC VZW

    Abstract: A structure is provided and includes (i) a substrate having a surface, the surface comprising a ternary or quaternary oxide having a first lattice parameter, the first lattice parameter being a lattice parameter of the ternary or quaternary oxide as it is present at the surface; and (ii) a layer of a perovskite oxide on the ternary or quaternary oxide, the perovskite oxide having a second lattice parameter, the second lattice parameter being a native lattice parameter of the perovskite oxide, wherein the first lattice parameter is larger than the second lattice parameter. A method for forming a perovskite oxide with an a-axis orientation is also provided.

Patent Agency Ranking