PRE-SCULPTING OF SI FIN ELEMENTS PRIOR TO CLADDING FOR TRANSISTOR CHANNEL APPLICATIONS
    5.
    发明申请
    PRE-SCULPTING OF SI FIN ELEMENTS PRIOR TO CLADDING FOR TRANSISTOR CHANNEL APPLICATIONS 有权
    在晶体管通道应用的封装前预先绘制SI元件

    公开(公告)号:US20160308032A1

    公开(公告)日:2016-10-20

    申请号:US15037644

    申请日:2013-12-23

    申请人: INTEL CORPORATION

    摘要: Transistor fin elements (e.g., fin or tri gate) may be modified by radio frequency (RF) plasma and/or thermal processing for purpose of dimensional sculpting. The etched, thinned fins may be formed by first forming wider single crystal fins, and after depositing trench oxide material between the wider fins, etching the wider fins using a second etch to form narrower single crystal fins having undamaged top and sidewalls for epitaxially growing active channel material. The second etch may remove a thickness of between a 1 nm and 15 nm of the top surfaces and the sidewalls of the wider fins. It may remove the thickness using (1) chlorine or fluorine based chemistry using low ion energy plasma processing, or (2) low temperature thermal processing that does not damage fins via energetic ion bombardment, oxidation or by leaving behind etch residue that could disrupt the epitaxial growth quality of the second material.

    摘要翻译: 可以通过用于尺寸雕刻的射频(RF)等离子体和/或热处理来修改晶体管鳍元件(例如,鳍或三栅极)。 蚀刻的,变薄的翅片可以通过首先形成较宽的单晶翅片形成,并且在较宽翅片之间沉积沟槽氧化物材料之后,使用第二蚀刻蚀刻较宽的翅片以形成具有未损坏的顶部和侧壁的较窄的单晶翅片,用于外延生长活性 通道材料。 第二蚀刻可以去除顶表面和较宽翅片的侧壁之间的1nm和15nm之间的厚度。 它可以使用(1)使用低离子能量等离子体处理的氯或氟基化学物质去除厚度,或者(2)低温热处理,其不会通过能量离子轰击,氧化或留下蚀刻残留物而损坏翅片,这可能会破坏 外延生长质量的第二种材料。

    TRENCH CONTACT STRUCTURES FOR ADVANCED INTEGRATED CIRCUIT STRUCTURE FABRICATION

    公开(公告)号:US20190165136A1

    公开(公告)日:2019-05-30

    申请号:US15859410

    申请日:2017-12-30

    申请人: Intel Corporation

    摘要: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A gate dielectric layer is over the top of the fin and laterally adjacent the sidewalls of the fin. A gate electrode is over the gate dielectric layer over the top of the fin and laterally adjacent the sidewalls of the fin. First and second semiconductor source or drain regions are adjacent the first and second sides of the gate electrode, respectively. First and second trench contact structures are over the first and second semiconductor source or drain regions, respectively, the first and second trench contact structures both comprising a U-shaped metal layer and a T-shaped metal layer on and over the entirety of the U-shaped metal layer.