INPUT/OUTPUT ELECTROSTATIC DISCHARGE DEVICE WITH REDUCED JUNCTION BREAKDOWN VOLTAGE
    3.
    发明申请
    INPUT/OUTPUT ELECTROSTATIC DISCHARGE DEVICE WITH REDUCED JUNCTION BREAKDOWN VOLTAGE 审中-公开
    具有降低断电电压的输入/输出静电放电装置

    公开(公告)号:US20130105899A1

    公开(公告)日:2013-05-02

    申请号:US13719249

    申请日:2012-12-19

    Applicant: MEDIATEK INC.

    Abstract: An I/O electrostatic discharge (ESD) device having a gate electrode over a substrate, a gate dielectric layer between the gate electrode and the substrate, a pair of sidewall spacers respectively disposed on two opposite sidewalls of the gate electrode, a first lightly doped drain (LDD) region disposed under one of the sidewall spacers, a source region disposed next to the first LDD region, a second LDD region disposed under the other sidewall spacer, and a drain region disposed next to the second LDD region. The I/O ESD device has an asymmetric LDD configuration. In one embodiment, a junction of the second LDD region is shallower than that of the first LDD region.

    Abstract translation: 一种在衬底上具有栅电极的I / O静电放电(ESD)器件,在栅电极和衬底之间的栅极电介质层,分别设置在栅电极的两个相对侧壁上的一对侧壁间隔物,第一轻掺杂 漏极(LDD)区域,设置在第一LDD区域旁边的源极区域,设置在另一侧壁间隔物下方的第二LDD区域和设置在第二LDD区域附近的漏极区域。 I / O ESD器件具有非对称LDD配置。 在一个实施例中,第二LDD区域的结点比第一LDD区域的结浅。

    INTEGRATED CAPACITOR IN AN INTEGRATED CIRCUIT
    9.
    发明申请
    INTEGRATED CAPACITOR IN AN INTEGRATED CIRCUIT 审中-公开
    集成电路中的集成电容

    公开(公告)号:US20160027772A1

    公开(公告)日:2016-01-28

    申请号:US14337216

    申请日:2014-07-22

    Applicant: MEDIATEK INC.

    Abstract: An integrated capacitor includes a semiconductor substrate comprising a trench isolation area; a first interlayer dielectric (ILD) layer covering the trench isolation area; a first electrode plate comprising at least a first contact layer in the first ILD layer, wherein the contact layer is disposed directly on the trench isolation area; a second electrode plate in the first ILD layer; and a capacitor dielectric structure between the first electrode plate and the second electrode plate.

    Abstract translation: 集成电容器包括:半导体衬底,包括沟槽隔离区域; 覆盖所述沟槽隔离区域的第一层间电介质层(ILD)层; 所述第一电极板包括所述第一ILD层中的至少第一接触层,其中所述接触层直接设置在所述沟槽隔离区域上; 第一ILD层中的第二电极板; 以及在所述第一电极板和所述第二电极板之间的电容器电介质结构。

    LATERAL BIPOLAR JUNCTION TRANSISTOR
    10.
    发明申请
    LATERAL BIPOLAR JUNCTION TRANSISTOR 有权
    侧向双极晶体管

    公开(公告)号:US20140124871A1

    公开(公告)日:2014-05-08

    申请号:US14161611

    申请日:2014-01-22

    Applicant: MEDIATEK INC.

    Abstract: A lateral bipolar junction transistor includes an emitter region; a base region surrounding the emitter region; a gate disposed at least over a portion of the base region; and a collector region surrounding the base region; wherein the portion of the base region under the gate does not under go a threshold voltage implant process.

    Abstract translation: 横向双极结晶体管包括发射极区域; 围绕发射极区域的基极区域; 设置在所述基部区域的至少一部分上的栅极; 以及围绕所述基底区域的收集器区域; 其中所述栅极下方的所述基极区域的所述部分未经过阈值电压注入工艺。

Patent Agency Ranking